首页> 外文OA文献 >Efficient biasing circuit strategies for inductorless wideband low noise amplifiers with feedback
【2h】

Efficient biasing circuit strategies for inductorless wideband low noise amplifiers with feedback

机译:具有反馈功能的无电感宽带低噪声放大器的高效偏置电路策略

摘要

This paper presents a comparative study among different biasing circuits of inductorless low-area Low Noise Amplifier (LNAs) with feedback. This study intends to determine the most suitable biasing circuit to achieve the best LNA performance for wideband applications. The main performance metrics are analyzed and a comparison is carried out based on electrical simulations. To this purpose, two different CMOS technology processes are considered: 130 nm and 90 nm. In both cases, the supply voltage is 1.2 V. The best LNA designed in 130 nm achieves a bandwidth of 2.94 GHz with a flat voltage gain (Av) of 16.5 dB and a power consumption of 3.2 mW. The same LNA topology designed in 90 nm technology has a bandwidth of 11.2 GHz, featuring a voltage gain of 16.6 dB and consuming 1.9 mW. Both LNAs are input-impedance matched and have a noise figure below 2.4 dB measured at 2.4 GHz. As a case study, the layout of the best-performance LNA circuit has been implemented in a 130 nm technology, achieving an area of 0.012 mm2, which is near the size of a pad or an inductor. It is demonstrated that the bandwidth of this circuit can be notably increased by simply adding a small inductance in the feedback path.
机译:本文对具有反馈的无电感器低面积低噪声放大器(LNA)的不同偏置电路进行了比较研究。这项研究旨在确定最合适的偏置电路,以实现宽带应用的最佳LNA性能。分析主要性能指标,并根据电气仿真进行比较。为此,考虑了两种不同的CMOS技术工艺:130 nm和90 nm。在这两种情况下,电源电压均为1.2V。设计在130 nm的最佳LNA可以实现2.94 GHz的带宽,16.5 dB的平坦电压增益(Av)和3.2 mW的功耗。采用90 nm技术设计的同一LNA拓扑具有11.2 GHz的带宽,其电压增益为16.6 dB,消耗1.9 mW。两个LNA均输入阻抗匹配,在2.4 GHz下测得的噪声系数低于2.4 dB。作为案例研究,性能最佳的LNA电路的布局已采用130 nm技术实现,面积为0.012 mm2,接近焊盘或电感器的尺寸。已经证明,仅通过在反馈路径中增加一个小电感就可以显着增加该电路的带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号