首页> 外文OA文献 >Transistor-level synthesis of pipeline analog-to-digital converters using a design-space reduction algorithm
【2h】

Transistor-level synthesis of pipeline analog-to-digital converters using a design-space reduction algorithm

机译:使用设计空间缩减算法的流水线模数转换器的晶体管级综合

摘要

A novel transistor-level synthesis procedure for pipeline ADCs is presented. This procedure is able to directly map high-level converter specifications onto transistor sizes and biasing conditions. It is based on the combination of behavioral models for performance evaluation, optimization routines to minimize the power and area consumption of the circuit solution, and an algorithm to efficiently constraint the converter design space. This algorithm precludes the cost of lengthy bottom-up verifications and speeds up the synthesis task. The approach is herein demonstrated via the design of a 0.13 ¿m CMOS 10 bits@60 MS/s pipeline ADC with energy consumption per conversion of only 0.54 pJ@1 MHz, making it one of the most energy-efficient 10-bit video-rate pipeline ADCs reported to date. The computational cost of this design is of only 25 min of CPU time, and includes the evaluation of 13 different pipeline architectures potentially feasible for the targeted specifications. The optimum design derived from the synthesis procedure has been fine tuned to support PVT variations, laid out together with other auxiliary blocks, and fabricated. The experimental results show a power consumption of 23 mW@1.2 V and an effective resolution of 9.47-bit@1 MHz. Bearing in mind that no specific power reduction strategy has been applied; the mentioned results confirm the reliability of the proposed approach.
机译:提出了一种用于流水线ADC的新型晶体管级合成程序。此过程能够将高级转换器规格直接映射到晶体管尺寸和偏置条件。它基于用于性能评估的行为模型,可将电路解决方案的功耗和面积消耗降至最低的优化例程以及可有效限制转换器设计空间的算法的组合。该算法避免了冗长的自下而上验证的成本,并加快了综合任务的速度。本文通过设计一种0.13μmCMOS 10位@ 60 MS / s流水线ADC来演示该方法,每次转换的能耗仅为0.54 pJ @ 1 MHz,使其成为最节能的10位视频处理器之一。迄今已报告的速率管道ADC。该设计的计算成本仅为CPU时间25分钟,包括对目标规范潜在可行的13种不同管线体系结构的评估。从合成过程中得出的最佳设计已经过微调以支持PVT变化,并与其他辅助模块一起进行了布局和制造。实验结果表明,功耗为23 mW@1.2 V,有效分辨率为9.47位@ 1 MHz。记住没有应用特定的功率降低策略;提到的结果证实了该方法的可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号