首页> 外文OA文献 >Hybrid cache designs for reliable hybrid high and ultra-low voltage operation
【2h】

Hybrid cache designs for reliable hybrid high and ultra-low voltage operation

机译:混合缓存设计可实现可靠的混合高压和超低压操作

摘要

© 2014 ACM. Geometry scaling of semiconductor devices enables the design of ultra-low-cost (e.g., below 1 USD) battery-powered resource-constrained ubiquitous devices for environment, urban life, and body monitoring. These sensor-based devices require high performance to react in front of infrequent particular events as well as extreme energy efficiency in order to extend battery lifetime during most of the time when low performance is required. In addition, they require real-time guarantees. The most suitable technological solution for these devices consists of using hybrid processors able to operate at: (i) high voltage to provide high performance and (ii) near-/subthreshold voltage to provide ultra-low energy consumption. However, the most efficient SRAM memories for each voltage level differ and trading off different SRAM designs is mandatory. This is particularly true for cache memories, which occupy most of the processor's area. In this article, we propose new, simple, single-Vcc-domain hybrid L1 cache architectures suitable for reliable hybrid high and ultra-low voltage operation. In particular, the cache is designed by combining heterogeneous SRAM cell types: some of the cache ways are optimized to satisfy high-performance requirements during high voltage operation, whereas the rest of the ways provide ultra-low energy consumption and reliability during near-/subthreshold voltage operation. We analyze the performance, energy, and power impact of the proposed cache designs when using them to implement L1 caches in a processor. Experimental results show that our hybrid caches can efficiently and reliably operate across a wide range of voltages, consuming little energy at near-/subthreshold voltage as well as providing high performance at high voltage without decreasing reliability levels to provide strong performance guarantees, as required for our target market.
机译:©2014 ACM。半导体器件的几何尺寸缩放可设计出超低成本(例如,低于1美元)的电池供电,资源受限的无处不在的设备,用于环境,城市生活和身体监测。这些基于传感器的设备要求高性能,以便在偶发的特殊事件之前做出反应,并具有极高的能效,以便在需要低性能的大多数时间中延长电池寿命。另外,它们需要实时保证。这些设备最合适的技术解决方案包括使用以下混合处理器:(i)高压以提供高性能,以及(ii)近/亚阈值电压以提供超低能耗。但是,对于每个电压电平,最有效的SRAM存储器有所不同,因此必须权衡不同的SRAM设计。对于占用处理器大部分区域的高速缓存存储器尤其如此。在本文中,我们提出了适用于可靠的混合高压和超低压操作的新颖,简单的单Vcc域混合L1缓存体系结构。特别是,通过组合异构SRAM单元类型来设计高速缓存:优化了某些高速缓存方式,以满足高压操作期间的高性能要求,而其余方式在接近//亚阈值电压操作。当我们使用建议的缓存设计在处理器中实现L1缓存时,我们将对其性能,能耗和功耗的影响进行分析。实验结果表明,我们的混合缓存可以在广泛的电压范围内高效且可靠地工作,在接近/低于阈值的电压下仅消耗很少的能量,并在不降低可靠性的情况下在高电压下提供高性能,从而提供了强大的性能保证。我们的目标市场。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号