首页> 外文OA文献 >Motion estimation and CABAC VLSI co-processors for real-time high-quality H.264/AVC video coding
【2h】

Motion estimation and CABAC VLSI co-processors for real-time high-quality H.264/AVC video coding

机译:运动估计和CABAC VLSI协处理器,用于实时高质量H.264 / AVC视频编码

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Real-time and high-quality video coding is gaining a wide interest in the research and industrial community for different applications. H.264/AVC, a recent standard for high performance video coding, can be successfully exploited in several scenarios including digital video broadcasting, high-definition TV and DVD-based systems, which require to sustain up to tens of Mbits/s. To that purpose this paper proposes optimized architectures for H.264/AVC most critical tasks, Motion estimation and context adaptive binary arithmetic coding. Post synthesis results on sub-micron CMOS standard-cells technologies show that the proposed architectures can actually process in real-time 720 x 480 video sequences at 30 frames/s and grant more than 50 Mbits/s. The achieved circuit complexity and power consumption budgets are suitable for their integration in complex VLSI multimedia systems based either on AHB bus centric on-chip communication system or on novel Network-on-Chip (NoC) infrastructures for MPSoC (Multi-Processor System on Chip). (C) 2010 Elsevier B.V. All rights reserved.
机译:实时和高质量的视频编码正在研究和工业界中针对不同应用的广泛兴趣。 H.264 / AVC是高性能视频编码的最新标准,可以在包括数字视频广播,高清电视和基于DVD的系统在内的多种情况下成功使用,这些系统需要维持高达数十Mbit / s的速度。为此,本文提出了针对H.264 / AVC最关键任务,运动估计和上下文自适应二进制算术编码的优化架构。在亚微米CMOS标准单元技术上的后期合成结果表明,所提出的架构实际上可以30帧/秒的速度实时处理720 x 480视频序列,并提供超过50 Mbit / s的速度。实现的电路复杂性和功耗预算适合将其集成在基于AHB总线为中心的片上通信系统或基于MPSoC(片上多处理器系统)的新型片上网络(NoC)基础设施的复杂VLSI多媒体系统中)。 (C)2010 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号