首页> 外文OA文献 >Area-Throughput Trade-offs for Fully Pipelined 30 to 70Gbits/s AES Processors
【2h】

Area-Throughput Trade-offs for Fully Pipelined 30 to 70Gbits/s AES Processors

机译:全面流水线的30至70Gbit / s AES处理器的面积吞吐量折衷

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper explores the area-throughput trade-off for an ASIC implementation of the Advanced Encryption Standard ( AES). Different pipelined implementations of the AES algorithm as well as the design decisions and the area optimizations that lead to a low area and high throughput AES encryption processor are presented. With loop unrolling and outer-round pipelining techniques, throughputs of 30 Gbits/s to 70 Gbits/s are achievable in a 0.18-mu m CMOS technology. Moreover, by pipelining the composite field implementation of the byte substitution phase of the AES algorithm ( inner-round pipelining), the area consumption is reduced up to 35 percent. By designing an offline key scheduling unit for the AES processor the area cost is further reduced by 28 percent, which results in a total reduction of 48 percent while the same throughput is maintained. Therefore, the over 30 Gbits/s, fully pipelined AES processor operating in the counter mode of operation can be used for the encryption of data on optical links.
机译:本文探讨了高级加密标准(AES)的ASIC实现的面积吞吐量折衷。提出了AES算法的不同流水线实现以及导致低面积和高吞吐量AES加密处理器的设计决策和面积优化。借助环路展开和外部循环流水线技术,在0.18微米CMOS技术中可以实现30 Gbit / s至70 Gbit / s的吞吐量。此外,通过对AES算法的字节替换阶段的复合字段实现进行流水线处理(内部轮流水线处理),可将面积消耗减少多达35%。通过为AES处理器设计一个离线密钥调度单元,面积成本进一步降低了28%,在保持相同吞吐量的同时,总成本降低了48%。因此,以计数器操作模式运行的超过30 Gbit / s的全流水线AES处理器可用于对光链路上的数据进行加密。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号