首页> 外文OA文献 >Design of CMOS integrated frequency synthesizers for ultra-wideband wireless communications systems
【2h】

Design of CMOS integrated frequency synthesizers for ultra-wideband wireless communications systems

机译:用于超宽带无线通信系统的CMOS集成频率合成器的设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Ultra?wide band (UWB) system is a breakthrough in wireless communication, as it provides data rate one order higher than existing ones. This dissertation focuses on the design of CMOS integrated frequency synthesizer and its building blocks used in UWB system. A mixer?based frequency synthesizer architecture is proposed to satisfy the agile frequency hopping requirement, which is no more than 9.5 ns, three orders faster than conventional phase?locked loop (PLL)?based synthesizers. Harmonic cancela?tion technique is extended and applied to suppress the undesired harmonic mixing components. Simulation shows that sidebands at 2.4 GHz and 5 GHz are below 36 dBc from carrier. The frequency synthesizer contains a novel quadrature VCO based on the capacitive source degeneration structure. The QVCO tackles the jeopardous ambiguity of the oscillation frequency in conventional QVCOs. Measurement shows that the 5?GHz CSD?QVCO in 0.18 ?m CMOS technology draws 5.2 mA current from a 1.2 V power supply. Its phase noise is ?120 dBc at 3 MHz o?set. Compared with existing phase shift LC QVCOs, the proposed CSD?QVCO presents better phase noise and power e?ciency. Finally, a novel injection locking frequency divider (ILFD) is presented. Im?plemented with three stages in 0.18 ?m CMOS technology, the ILFD draws 3?mA current from a 1.8?V power supply. It achieves multiple large division ratios as 6, 12, and 18 with all locking ranges greater than 1.7 GHz and injection frequency up to 11 GHz. Compared with other published ILFDs, the proposed ILFD achieves the largest division ratio with satisfactory locking range.
机译:超宽带(UWB)系统是无线通信领域的突破,因为它提供的数据速率比现有系统高一个数量级。本文主要研究UWB系统中CMOS集成频率合成器的设计及其构建模块。提出了一种基于混频器的频率合成器架构,以满足不超过9.5 ns的敏捷跳频要求,比传统的基于锁相环(PLL)的合成器快三个数量级。谐波消除技术得到了扩展,并被应用来抑制不需要的谐波混合分量。仿真表明,2.4 GHz和5 GHz的边带距离载波低于36 dBc。频率合成器包含基于电容性源极退化结构的新型正交VCO。 QVCO解决了传统QVCO中振荡频率的危险性。测量表明,采用0.18 µm CMOS技术的5 GHz GHz CSD QVCO从1.2 V电源汲取5.2 mA电流。在3 MHz偏置时,其相位噪声为120 dBc。与现有的相移LC QVCO相比,拟议的CSD QVCO具有更好的相位噪声和功率效率。最后,提出了一种新颖的注入锁定分频器(ILFD)。 ILFD采用0.18 µm CMOS技术的三个阶段实现,从1.8 µV电源汲取3 µmA电流。它具有6、12和18的多个大分频比,所有锁定范围均大于1.7 GHz,注入频率高达11 GHz。与其他已发布的ILFD相比,拟议的ILFD实现了最大的分频比并具有令人满意的锁定范围。

著录项

  • 作者

    Tong Haitao;

  • 作者单位
  • 年度 2009
  • 总页数
  • 原文格式 PDF
  • 正文语种 en_US
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号