首页> 外文OA文献 >A low power prescaler, phase frequency detector, and charge pump for a 12 ghz frequency synthesizer
【2h】

A low power prescaler, phase frequency detector, and charge pump for a 12 ghz frequency synthesizer

机译:低功耗预分频器,相位频率检测器和用于12 GHz频率合成器的电荷泵

摘要

A low power implementation of a CMOS frequency synthesizer at 12 GHz is an important step to improve the efficiency of a wireless transceiver in this frequency band. Since synthesizers are often employed as reference frequency sources such as local oscillators for up or down-conversion in communications system, their design is especially important for high performance transceiver applications. CMOS PLLs operating at high frequencies consume large amounts of power for proper operation, making power efficiency a top priority in transciever implementation. In response, this thesis presents a low power phase and frequency detector with True Single Phase Clocking by employing the .18? TSMC process with a 1.8 V supply voltage. A conventional but extremely power efficient nano-watt charge pump is also implemented for additional power savings. Furthermore, a state of the art 16/17 prescaler using Current Mode Logic (CML) D-Flip Flops, CMOS inverters, and transmission gates has been optimized for maximum power savings. The prescaler consists of a 4/5 synchronous core and a feedback loop which modulates the 4/5 core to produce a division ratio of 16/17. Instead of employing power hungry CML, the feedback circuit takes advantage of low power NOR and AND gates realized in Transmission Gate Logic (TGL) to reduce the power consumption. To the best of my knowledge, this technique has never been used in a high frequency prescaler before.
机译:在12 GHz的CMOS频率合成器的低功耗实现是提高该频段无线收发器效率的重要步骤。由于合成器通常被用作参考频率源,例如用于通信系统上变频或下变频的本地振荡器,因此它们的设计对于高性能收发器应用尤其重要。在高频下工作的CMOS PLL会消耗大量功率才能正常工作,这使电源效率成为收发器实现中的重中之重。作为回应,本文提出了一种采用.18Ω的具有真正单相时钟的低功率相位和频率检测器。采用1.8 V电源电压的TSMC工艺。还实现了传统的但功率效率极高的纳瓦电荷泵,以进一步节省功率。此外,使用电流模式逻辑(CML)D触发器,CMOS反相器和传输门的最新16/17预分频器已经过优化,可最大程度地节省功耗。预分频器由一个4/5同步内核和一个反馈环路组成,该反馈环路对4/5内核进行调制以产生16/17的分频比。反馈电路没有采用耗电的CML,而是利用了传输门逻辑(TGL)中实现的低功耗NOR和AND门来降低功耗。据我所知,该技术以前从未在高频预分频器中使用过。

著录项

  • 作者

    Eschenko Evan Lee;

  • 作者单位
  • 年度 2009
  • 总页数
  • 原文格式 PDF
  • 正文语种 en_US
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号