首页> 外文OA文献 >Implementation of different variants of table-based frequency synthesizers with quadrature output in VHDL
【2h】

Implementation of different variants of table-based frequency synthesizers with quadrature output in VHDL

机译:在VHDL中使用正交输出实现基于表的频率合成器的不同变体

摘要

This article describes the modelling and implementation of two different variants of direct frequency synthesizer, and evaluation of the performance of the finished design, in terms of memory and speed efficiency. The frequency synthesizer requirement comes from our complex radio transmission system design. The research activity has been focused on finding an optimal balance between simplicity, speed and memory consumption. The modelling was done in MATLAB environment in floating-point and fixed-point arithmetic, and the actual design was implemented and synthesized using the Xilinx ISE suite. The output has been connected to our customized radio front-end built on the Texas Instruments TRF2443 chip. The front-end output signal has been captured and compared with simulation results.
机译:本文介绍了直接频率合成器的两个不同变体的建模和实现,以及在内存和速度效率方面对完成设计的性能的评估。频率合成器要求来自我们复杂的无线电传输系统设计。研究活动的重点是在简单性,速度和内存消耗之间找到最佳平衡。该建模是在MATLAB环境中以浮点和定点算法进行的,并且实际的设计是使用Xilinx ISE套件实现和综合的。输出已连接到我们在德州仪器(TI)TRF2443芯片上构建的定制无线电前端。前端输出信号已被捕获并与仿真结果进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号