首页> 外文OA文献 >Layout-area models for high-level synthesis
【2h】

Layout-area models for high-level synthesis

机译:Layout-area models for high-level synthesis

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

[[abstract]]The authors propose a novel layout area model for quality measures in high-level synthesis. The model is proposed for two commonly used datapath and control layout architectures. Except for macrocells (PLAs), the proposed models formulate layout area as a function of transistors and routing tracks which can be computed in O(n log n) time complexity, where n is the number of nets in the netlist. This allows one to explore design space in high-level synthesis rapidly and efficiently. The authors have tested their layout models on the widely used elliptic-filter benchmark. The results show that these models can more accurately predict layout areas than models based on the number and size of registers and multiplexers.
机译:[[摘要]]作者提出了一种新颖的高水平合成质量措施的布局区模型。该模型是为两个常用的数据路径和控制布局架构提出的模型。除宏小区(PLAS)外,所提出的模型将布局区域配制为晶体管的函数和路由轨道,可以在O(n log n)时间复杂度中计算,其中n是网表中的网数。这允许人们快速有效地探索高级合成的设计空间。作者在广泛使用的椭圆滤波器基准上测试了它们的布局模型。结果表明,这些模型可以根据寄存器和多路复用器的数量和大小更准确地预测模型的布局区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号