首页> 外文OA文献 >Self-Aligned Silicidation of Surround Gate Vertical MOSFETs for Low Cost RF Applications
【2h】

Self-Aligned Silicidation of Surround Gate Vertical MOSFETs for Low Cost RF Applications

机译:环绕栅极垂直mOsFET的自对准硅化,适用于低成本RF应用

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

We report for the first time a CMOS-compatible silicidation technology for surround-gate vertical MOSFETs. The technology uses a double spacer comprising a polysilicon spacer for the surround gate and a nitride spacer for silicidation and is successfully integrated with a Fillet Local OXidation (FILOX) process, which thereby delivers low overlap capacitance and high drive-current vertical devices. Silicided 80-nm vertical n-channel devices fabricated using 0.5-?m lithography are compared with nonsilicided devices. A source–drain (S/D) activation anneal of 30 s at 1100 ?C is shown to deliver a channel length of 80 nm, and the silicidation gives a 60% improvement in drive current in comparison with nonsilicided devices. The silicided devices exhibit a subthreshold slope (S) of 87 mV/dec and a drain-induced barrier lowering (DIBL) of 80 mV/V, compared with 86 mV/dec and 60 mV/V for nonsilicided devices. S-parameter measurements on the 80-nm vertical nMOS devices give an fT of 20 GHz, which is approximately two times higher than expected for comparable lateral MOSFETs fabricated using the same 0.5-?m lithography. Issues associated with silicidation down the pillar sidewall are investigated by reducing the activation anneal time to bring the silicided region closer to the p-n junction at the top of the pillar. In this situation, nonlinear transistor turn-on is observed in drain-on-top operation and dramatically degraded drive current in source-on-top operation. This behavior is interpreted using mixed-mode simulations, which show that a Schottky contact is formed around the perimeter of the pillar when the silicided contact penetrates too close to the top S/D junction down the side of the pillar.
机译:我们首次报告了用于环绕栅垂直MOSFET的CMOS兼容硅化技术。该技术使用了双隔离层,该隔离层包括用于环绕栅的多晶硅隔离层和用于硅化的氮化物隔离层,并成功地与圆角局部氧化(FILOX)工艺集成在一起,从而提供了低重叠电容和高驱动电流垂直器件。将使用0.5?m光刻技术制造的硅化80纳米垂直n沟道器件与非硅化器件进行比较。结果表明,在1100°C下进行30 s的源-漏(S / D)激活退火可提供80 nm的沟道长度,与未硅化的器件相比,硅化可将驱动电流提高60%。与非硅化器件的86 mV / dec和60 mV / V相比,硅化器件的亚阈值斜率(S)为87 mV / dec,漏极诱导的势垒降低(DIBL)为80 mV / V。在80 nm垂直nMOS器件上进行的S参数测量得出的fT为20 GHz,比使用相同的0.5 µm光刻技术制造的横向MOSFET的预期值高大约两倍。通过减少激活退火时间,使硅化区域更靠近柱顶部的p-n结,研究了与沿柱侧壁向下硅化相关的问题。在这种情况下,顶置漏极操作会观察到非线性晶体管导通,而顶置源极操作会大大降低驱动电流。使用混合模式仿真可以解释此行为,该仿真表明,当硅化物接触的深度太近到靠近柱子侧面下方的顶部S / D结时,肖特基接触就会在柱子的周围形成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号