首页> 外文OA文献 >Enhanced Device and Circuit-Level Performance Benchmarking of Graphene Nanoribbon Field-Effect Transistor against a Nano-MOSFET with Interconnects
【2h】

Enhanced Device and Circuit-Level Performance Benchmarking of Graphene Nanoribbon Field-Effect Transistor against a Nano-MOSFET with Interconnects

机译:具有互连的纳米MOSFET的石墨烯纳米型场效应晶体管的增强型装置和电路电平功率基准测试

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Comparative benchmarking of a graphene nanoribbon field-effect transistor (GNRFET) and a nanoscale metal-oxide-semiconductor field-effect transistor (nano-MOSFET) for applications in ultralarge-scale integration (ULSI) is reported. GNRFET is found to be distinctly superior in the circuit-level architecture. The remarkable transport properties of GNR propel it into an alternative technology to circumvent the limitations imposed by the silicon-based electronics. Budding GNRFET, using the circuit-level modeling software SPICE, exhibits enriched performance for digital logic gates in 16 nm process technology. The assessment of these performance metrics includes energy-delay product (EDP) and power-delay product (PDP) of inverter and NOR and NAND gates, forming the building blocks for ULSI. The evaluation of EDP and PDP is carried out for an interconnect length that ranges up to 100 μm. An analysis, based on the drain and gate current-voltage (Id-Vd and Id-Vg), for subthreshold swing (SS), drain-induced barrier lowering (DIBL), and current on/off ratio for circuit implementation is given. GNRFET can overcome the short-channel effects that are prevalent in sub-100 nm Si MOSFET. GNRFET provides reduced EDP and PDP one order of magnitude that is lower than that of a MOSFET. Even though the GNRFET is energy efficient, the circuit performance of the device is limited by the interconnect capacitances.
机译:报道了用于在UltraRarge-Scale集成(ULSI)中的石墨烯纳米波场效应晶体管(GNRFET)和纳米金属 - 氧化物半导体场效应晶体管(纳米MOSFET)的比较基准。在电路级架构中发现GNRFET明显优越。 GNR的显着运输特性将其推进成为一种替代技术,以规避硅基电子施加的限制。使用电路级模型软件香料的Budding GNRFET在16个NM工艺技术中展示了数字逻辑门的丰富性能。这些性能指标的评估包括逆变器的能量延迟产品(EDP)和功率 - 延迟产品(PDP)和NOR和NAND门,形成ULSI的构建块。对EDP和PDP的评估用于互连长度,其范围高达100μm。基于漏极和栅极电流 - 电压(ID-VD和ID-VG)的分析,用于亚阈值摆动(SS),漏极感应屏障降低(DIBL)以及电路实现的电流接通/关闭比率。 GNRFET可以克服亚100nm si mosfet中普遍存在的短信效果。 GNRFET提供减少的EDP和PDP,一个级别低于MOSFET的数量级。即使GNRFET是节能的,设备的电路性能也受互连电容的限制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号