首页> 外文OA文献 >Hardware Acceleration of High Sensitivity Power-Aware Epileptic Seizure Detection System Using Dynamic Partial Reconfiguration
【2h】

Hardware Acceleration of High Sensitivity Power-Aware Epileptic Seizure Detection System Using Dynamic Partial Reconfiguration

机译:使用动态部分重新配置的高灵敏度功率感知癫痫癫痫发作系统的硬件加速度

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In this paper, a high-sensitivity low-cost power-aware Support Vector Machine (SVM) training and classification based system, is hardware implemented for a neural seizure detection application. The training accelerator algorithm, adopted in this work, is the sequential minimal optimization (SMO). System blocks are implemented to achieve the best trade-off between sensitivity and the consumption of area and power. The proposed seizure detection system achieves 98.38% sensitivity when tested with the implemented linear kernel classifier. The system is implemented on different platforms: such as Field Programmable Gate Array (FPGA) Xilinx Virtex-7 board and Application Specific Integrated Circuit (ASIC) using hardware-calibrated UMC 65nm CMOS technology. A power consumption evaluation is performed on both the ASIC and FPGA platforms showing that the ASIC power consumption is lower by at least 65% when compared with the FPGA counterpart. A power-aware system is implemented with FPGAs by the adoption of the Dynamic Partial Reconfiguration (DPR) technique that allows the dynamic operation of the system based on power level available to the system at the expense of degradation of the system accuracy. The proposed system exploits the advantages of DPR technology in FPGAs to switch between two proposed designs providing a decrease of 64% in power consumption.
机译:本文采用高灵敏度低成本的功率感知支持向量机(SVM)培训和基于分类的系统,是用于神经癫痫发作检测应用的硬件。在这项工作中采用的训练加速器算法是顺序最小优化(SMO)。实施系统块以实现灵敏度与面积和功率消耗之间的最佳权衡。当用实现的线性内核分类器测试时,所提出的癫痫发作检测系统的灵敏度为98.38%。该系统在不同的平台上实现:例如现场可编程门阵列(FPGA)Xilinx Virtex-7和应用特定集成电路(ASIC)使用硬件校准的UMC 65nm CMOS技术。在ASIC和FPGA平台上执行功耗评估,显示与FPGA对应物相比,ASIC功耗降低至少65%。通过采用动态部分重新配置(DPR)技术,通过FPGA实现了电动感知系统,该技术允许基于系统的功率电平,以牺牲系统精度的劣化来基于系统的动态操作。所提出的系统利用DPR技术在FPGA中的优势在两个建议的设计之间切换,从而减少了功耗的64%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号