首页> 外文OA文献 >A Parallel Timing Synchronization Structure in Real-Time High Transmission Capacity Wireless Communication Systems
【2h】

A Parallel Timing Synchronization Structure in Real-Time High Transmission Capacity Wireless Communication Systems

机译:实时高传输容量无线通信系统中的并行定时同步结构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In the past few years, parallel digital signal processing (PDSP) architectures have been intensively studied to fulfill the growing demand of channel capacity in coherent optical communication systems. However, to our knowledge, real-time timing synchronization in such architectures is until now not implemented on a Field Programmable Gate Array (FPGA). In this article, a parallel timing synchronization architecture is proposed. In the architecture, a parallel First In First Out (FIFO) structure based on an index associated rearranging method, and a dual feedback loop based on the Gardner’s algorithm, are adopted. Taking advantages of the FIFO structure, 67% Look Up Table (LUT) is saved in comparison with earlier results, meanwhile the Numerically Controlled Oscillator (NCO) is efficiently improved to meet the FPGA timing requirements for real-time performance. MATLAB simulations are run to evaluate the Bit Error Rate (BER) deterioration of the architecture. The float- and fixed-point simulation results have shown that, The BER deteriorations are less than 0.5 dB and 1 dB, respectively. Further, the implementation of the architecture on a Xilinx XC7VX485T FPGA chip is achieved. A 20 giga bit per second (Gbps) 16 Quadrature Amplitude Modulation (16QAM) real-time system is achieved at the system clock of 159.524 MHz. This work opens a new pathway to improve the transmission capacity in real-time wireless communication systems.
机译:在过去几年中,已经深入研究了并行数字信号处理(PDSP)架构,以满足相干光通信系统中信道容量的不断增长的需求。然而,为了我们的知识,在这种体系结构中的实时定时同步是现在未在现场可编程门阵列(FPGA)上实现。在本文中,提出了一种并行定时同步架构。在架构中,采用基于索引相关重新排列方法的第一输出(FIFO)结构的并行第一(FIFO)结构,以及基于Gardner算法的双反馈回路。采取FIFO结构的优势,与前面的结果相比,保存了67%的查找表(LUT),同时有效地改进了数控振荡器(NCO)以满足实时性能的FPGA时序要求。运行MATLAB仿真以评估架构的误码率(BER)恶化。浮动和定点模拟结果表明,BER劣化分别小于0.5dB和1dB。此外,实现了在Xilinx XC7VX485T FPGA芯片上的架构的实现。每秒20千兆位(Gbps)16正交幅度调制(16QAM)实时系统在159.524 MHz的系统时钟实现。这项工作开辟了一种新的途径,以提高实时无线通信系统中的传输容量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号