首页> 外文OA文献 >Layout Strengthening the ESD Performance for High-Voltage N-Channel Lateral Diffused MOSFETs
【2h】

Layout Strengthening the ESD Performance for High-Voltage N-Channel Lateral Diffused MOSFETs

机译:布局强化高压N沟道横向扩散MOSFET的ESD性能

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。
获取外文期刊封面目录资料

摘要

An electrostatic discharge (ESD) event can negatively affect the reliability of integrated circuits. Therefore, improving on ESD immunity in high-voltage (HV) n-channel (n) lateral diffused metal–oxide–semiconductor field-effect transistor (HV nLDMOS) components through drain-side layout engineering was studied. This involved adjusting the operating voltage, improving the non-uniform turned-on phenomenon, and examining the effects of embedded-device structures on ESD. All proposed architectures for improving ESD immunity in this work were measured and evaluated using a transmission-line pulse system. The corresponding trigger voltage (Vt1), holding voltage (Vh) and secondary breakdown current (It2) results of the tested devices were obtained. This paper first addresses the drift-region length modulation to design different operating voltages, which decreased as the drift region length and shallow trench isolation (STI) length shrunk. When an HV nLDMOS device decreased to the shortest drift region length, the Vt1 and Vh values were closest to 21.85, and 9.27 V, respectively. The It2 value of a low-voltage operated device could be increased to a maximum value of 3.25 A. For the channel width modulation, increasing the layout finger number of an HV LDMOS device did not really help the ESD immunity that because it may suffer the problem of non-uniform turned-on phenomenon. Therefore, adjusting the optimized channel width was the best one method of improvement. Furthermore, to improve the low ESD reliability problem of nLDMOS devices, two structures were used to improve the ESD capability. The first was a drain side—embedded silicon-controlled rectifier (SCR). Here, the SCR PNP-arranged type in the drain side had the best ESD capability because the SCR path was short and had been prior to triggering; however, it also has a latch-up risk and low Vh characteristic. By removing the entire heavily doped drain-side N+ region, the equivalent series resistance in the drain region was increased, so that the It2 performance could be increased from 2.29 A to 3.98 A in the structure of a fully embedded drain-side Schottky diode. This component still has sufficiently high Vh behaviour. Therefore, embedding a full Schottky-diode into an HV nLDMOS in the drain side was the best method and was efficient for improving the ESD/Latch-up abilities of the device. The figure of merit (FOM) of ESD, Latch-up, and cell area considerations improved to approximately 80.86%.
机译:静电放电(ESD)事件可以对集成电路的可靠性产生负面影响。因此,研究了通过排水侧布局工程研究高压(HV)N沟道(n)横向漫射金属氧化物半导体场效应晶体管(HV NLDMOS)组分的高压(HV)N沟道(N)横向扩散金属氧化物 - 半导体场效应晶体管(HV NLDMOS)组分。这涉及调整工作电压,改善不均匀的开启现象,并检查嵌入式设备结构对ESD的影响。使用传输线脉冲系统测量和评估所有提出的用于改善该工作中的ESD免疫的架构。获得了测试装置的相应触发电压(VT1),保持电压(VH)和二次击穿电流(IT2)结果。本文首先解决了漂移区域长度调制来设计不同的工作电压,这减少了漂移区域长度和浅沟槽隔离(STI)长度收缩。当HV NLDMOS器件减少到最短漂移区域长度时,VT1和VH值分别最接近21.85和9.27V。低压操作装置的IT2值可以增加到3.25A的最大值。对于信道宽度调制,增加HV LDMOS设备的布局指数并没有真正帮助ESD免疫力,因为它可能遭受非均匀开启现象的问题。因此,调整优化的通道宽度是最好的一种改进方法。此外,为了提高NLDMOS器件的低ESD可靠性问题,使用两个结构来提高ESD能力。首先是排水侧嵌入式硅控制整流器(SCR)。这里,漏极侧的SCR PNP排列类型具有最佳的ESD能力,因为SCR路径短且触发之前;然而,它还具有闩锁风险和低VH特性。通过去除整个重掺杂的漏极侧n +区域,漏极区域中的等效串联电阻增加,使得IT2性能可以在完全嵌入的漏极侧二极管的结构中从2.29a到3.98 a增加。该组件仍然具有足够高的VH行为。因此,将完整的肖特基二极管嵌入排水侧的HV NLDMOS中是最佳方法,并且有效地改善装置的ESD /闩锁能力。 ESD,闩锁和细胞面积考虑的优点(FOM)的数字提高到大约80.86%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号