首页> 外文OA文献 >The Effect of Interfacial Charge on the Development of Wafer Bonded Silicon-on-Silicon-Carbide Power Devices
【2h】

The Effect of Interfacial Charge on the Development of Wafer Bonded Silicon-on-Silicon-Carbide Power Devices

机译:界面电荷对晶片粘合硅 - 碳化硅电力装置发展的影响

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

A new generation of power electronic semiconductor devices are being developed for the benefit of space and terrestrial harsh-environment applications. 200-600 V lateral transistors and diodes are being fabricated in a thin layer of silicon (Si) wafer bonded to semi-insulating 4H silicon carbide (SiC) leading to a Si/SiC substrate solution that promises to combine the benefits of silicon-on-insulator (SOI) technology with that of SiC. Here, details of a process are given to produce thin films of silicon 1 and 2 μm thick on the SiC. Simple metal-oxide-semiconductor capacitors (MOS-Cs) and Schottky diodes in these layers revealed that the Si device layer that had been expected to be n-type, was now behaving as a p-type semiconductor. Transmission electron microscopy (TEM) of the interface revealed that the high temperature process employed to transfer the Si device layer from the SOI to the SiC substrate caused lateral inhomogeneity and damage at the interface. This is expected to have increased the amount of trapped charge at the interface, leading to Fermi pinning at the interface, and band bending throughout the Si layer.
机译:为了太空和地面恶劣环境的应用,正在开发新一代的功率电子半导体器件。 200-600 V的横向晶体管和二极管是在薄薄的硅(Si)晶圆中制造的,该薄晶圆结合到半绝缘的4H碳化硅(SiC)上,从而形成了一种有望结合Si-SiC衬底优点的Si / SiC衬底解决方案绝缘体(SOI)技术和SiC技术。在此,给出了在SiC上生产厚度为1和2μm的硅薄膜的工艺细节。这些层中的简单金属氧化物半导体电容器(MOS-C)和肖特基二极管表明,预期为n型的Si器件层现在表现为p型半导体。界面的透射电子显微镜(TEM)显示,将硅器件层从SOI转移到SiC衬底的高温工艺引起了界面的横向不均匀性和损坏。预计这会增加界面处的俘获电荷量,导致费米钉扎在界面上,并在整个Si层中发生能带弯曲。

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号