首页> 外文OA文献 >Efficient FPGA-based FIR – architecture and its significance in ultrasonic signal processing
【2h】

Efficient FPGA-based FIR – architecture and its significance in ultrasonic signal processing

机译:基于FPGA的杉木 - 架构及其在超声信号处理中的重要性

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The presented work demonstrates the most suitable architecture for the FPGA-based signal processing which makes available various real-time filtering algorithms, such as band pass, high pass, low pass, and band-reject for FIR filters. The processor was implemented with the fixed-point arithmetic using VHDL, which can be downloadable on FPGA device. The FPGA device can be interfaced with an analog-to-digital converter (ADC), digital-to-analog converter (DAC) and a personal computer with MATLAB for the user interface and feeding coefficients and order of the filter. The core part of this paper was to find the reconfigurable and efficient architecture of the processor with only one multiplier which can work for Finite Impulse response (FIR) filter with the best- suited structure. The system will be used for automatic generation of fixed-point FIR filters. The model was also implemented in MATLAB script and the verification of results in the case of low-pass filtering confirmed that both models in MATLAB and VHDL matched to each other. All components of architecture in VHDL were designed using generics which allow changing its structure and behavior by generic values. Therefore, it is a universal filter platform where user can process the data while changing the filter parameters as per the requirement of applications. The complete design was verified by taking the example of audio signal frequency, but parameterized components of system architecture can also facilitate its applicability at ultrasonic frequencies by changing the algorithm. The significance and applicability of FPGAs in ultrasonic signal processing were also studied and reviewed.
机译:所呈现的工作表明对于这使得可用的各种实时滤波算法,如带通,高通,低通和带阻为FIR滤波器的基于FPGA的信号处理最合适的结构。该处理器与使用VHDL的定点算术,其可以是FPGA设备上下载的实现。 FPGA器件可以与模拟数字转换器(ADC)进行接口,数字 - 模拟转换器(DAC)和个人计算机用MATLAB用于用户界面和进给系数和所述过滤器的顺序。本文的核心部分是找到处理器的可重构和高效的结构仅具有一个乘法器,它可以为有限脉冲响应(FIR)滤波器与BEST-适合结构工作。该系统将用于自动生成的定点FIR滤波器。该模型也MATLAB脚本实现,在低通的情况下,结果的验证滤波证实,在MATLAB和VHDL两种型号相互匹配。在VHDL架构的所有组件都采用它允许通用值改变其结构和行为泛型设计。因此,它是一种通用的过滤器平台,其中在改变滤波器参数按照应用程序的需求,用户可以处理数据。完整的设计通过取音频信号频率的示例验证,但系统体系结构的参数化的部件也可以通过改变算法便于其以超声频率的适用性。 FPGA中的超声信号处理的重要性和适用性进行了研究和审查。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号