首页> 外文OA文献 >Noise analysis and measurement of integrator-based sensor interface circuits for fluorescence detection in lab-on-a-chip applications
【2h】

Noise analysis and measurement of integrator-based sensor interface circuits for fluorescence detection in lab-on-a-chip applications

机译:基于积分器的传感器接口电路噪声分析及测量,用于实验室应用中的荧光检测

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Lab-on-a-chip (LOC) biological assays have the potential to fundamentally reform healthcare. The move away from centralized facilities to Point-of-Care (POC) testing of biological assays would improve the speed and accuracy of these, thereby improving patient care. Before LOC can be realized, a number of challenges must be addressed: the need for expert users must be abstracted away; the manufacturing cost of $5 per test threshold must be met; and the supporting infrastructure must be integrated down to an easily portable size. These challenges can be addressed with the deposition of microfluidics on CMOS chips. By designing application specific integrated circuits (ASICs) much of the automation and the supporting infrastructure needed to run these assays can be integrated into the chip. Additionally, CMOS fabrication is some of the most optimized manufacturing in industry today.One of the central challenges with LOC on ASIC is the signal acquisition from the microfluidics into the CMOS. Optical sensing of fluorescence is one form of sensing used for LOC assays. Despite a large literature, there has not been a strong demonstration of monolithic LOC fluorescence detection (FD) for low concentration samples. This work explores the limit-of-detection (LOD) for LOC FD through analysis of the signal and noise of a proposed acquisition channel.The proposed signal acquisition channel consists of an on chip photodiode and integrator based amplification circuits. A hand analysis of the signal propagation through the channel and the noise sources introduced by the circuitry, is performed. This analysis is used to establish relationships between different circuit parameters and the LOD of a hypothetical LOC device. The hand analysis is verified through simulation and the acquisition channel is implemented in: (i) the Austrian Microsystems 350nm CMOS process, (ii) discrete components. Testing of the CMOS chip revealed several issues not identified in extracted simulation; however, the discrete integrator demonstrated many of the trends predicted by the hand analysis and simulations and achieved a LOD of 7.2$mu M$. This analysis provides insight into the engineering trade-offs required to improve the LOD, to enable more wide spread application of LOC FD.
机译:芯片实验室(LOC)生物学检测具有从根本上改革医疗保健的潜力。从集中化设施转为对生物测定进行现场护理(POC)测试将提高这些测定的速度和准确性,从而改善患者护理。在实现LOC之前,必须解决许多挑战:必须消除对专家用户的需求;必须满足每个测试阈值5美元的制造成本;并且必须将支持基础结构集成到易于携带的大小。这些挑战可以通过在CMOS芯片上沉积微流体来解决。通过设计专用集成电路(ASIC),可以将运行这些分析所需的大部分自动化功能和支持基础结构集成到芯片中。此外,CMOS制造是当今行业中最优化的制造之一。基于LOC的ASIC面临的主要挑战之一是从微流体到CMOS的信号采集。荧光的光学感测是用于LOC分析的一种感测形式。尽管有大量文献,但对于低浓度样品的整体式LOC荧光检测(FD)尚未有有力的证明。这项工作通过分析拟议的采集通道的信号和噪声来探索LOC FD的检测限(LOD)。拟议的信号采集通道由片上光电二极管和基于积分器的放大电路组成。对信号通过通道的传播以及电路引入的噪声源进行了手动分析。该分析用于建立不同电路参数与假设LOC器件的LOD之间的关系。通过仿真验证了手部分析,并通过以下方式实现了采集通道:(i)Austrian Microsystems 350nm CMOS工艺;(ii)分立组件。对CMOS芯片的测试显示出提取的仿真中未发现的几个问题。然而,离散积分器显示了通过手部分析和模拟预测的许多趋势,LOD为7.2 $ mu M $。该分析提供了改进LOD所需的工程折衷的见解,以实现LOC FD的更广泛应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号