首页> 外文OA文献 >A Low Jitter Programmable Clock Multiplier Based on a Pulse Injection-Locked Oscillator With a Highly-Digital Tuning Loop
【2h】

A Low Jitter Programmable Clock Multiplier Based on a Pulse Injection-Locked Oscillator With a Highly-Digital Tuning Loop

机译:基于脉冲注射锁定振荡器的低抖动可编程时钟乘法器,具有高度数字调谐环路

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper introduces a pulse injection-locked oscillator (PILO) that provides low jitter clock multiplication of a clean input reference clock. A mostly-digital feedback circuit provides continuous tuning of the oscillator such that its natural frequency is locked to the injected frequency. The proposed system is demonstrated with a prototype consisting of a custom 0.13 mum integrated circuit with active area of 0.4 mm[superscript 2] and core power of 28.6 mW, along with an FPGA, a discrete DAC and a simple RC filter. Using a low jitter 50 MHz reference input, the PILO prototype generates a 3.2 GHz output with integrated phase noise, reference spur, and estimated deterministic jitter of 130 fs (rms), -63.9 dBc, and 200 fs (peak-to-peak), respectively.
机译:本文介绍了一种脉冲注入锁定振荡器(PLO),可提供清洁输入参考时钟的低抖动时钟乘法。大多数数字反馈电路提供振荡器的连续调谐,使得其自然频率被锁定到注入的频率。所提出的系统通过由定制0.13毫米集成电路组成的原型,其有源面积为0.4mm [上标2]和28.6mW的核心功率,以及FPGA,离散DAC和简单的RC滤波器。使用低抖动50 MHz参考输入,Pilo原型产生3.2GHz输出,具有130 FS(RMS),-63.9 DBC和200 FS(峰到峰)的130 fs(rms),估计确定性抖动, 分别。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号