首页> 外文OA文献 >A Wide Band Adaptive All Digital Phase Locked Loop With Self Jitter Measurement And Calibration
【2h】

A Wide Band Adaptive All Digital Phase Locked Loop With Self Jitter Measurement And Calibration

机译:具有自抖动测量和校准功能的宽带自适应全数字锁相环

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The expanding growth of mobile products and services has led to various wireless communication standards that employ different spectrum bands and protocols to provide data, voice or video communication services. Software deffned radio and cognitive radio are emerging techniques that can dynamically integrate various standards to provide seamless global coverage, including global roaming across geographical regions, and interfacing with different wireless networks. In software deffned radio and cognitive radio, one of the most critical RF blocks that need to exhibit frequency agility is the phase lock loop (PLL) frequency synthesizer. In order to access various standards, the frequency synthesizer needs to have wide frequency tuning range, fast tuning speed, and low phase noise and frequency spur. The traditional analog charge pump frequency synthesizer circuit design is becoming diffcult due to the continuous down-scalings of transistor feature size and power supply voltage. The goal of this project was to develop an all digital phase locked loop (ADPLL) as the alternative solution technique in RF transceivers by taking advantage of digital circuitryu27s characteristic features of good scalability, robustness against process variation and high noise margin. The targeted frequency bands for our ADPLL design included 880MHz-960MHz, 1.92GHz-2.17GHz, 2.3GHz-2.7GHz, 3.3GHz-3.8GHz and 5.15GHz-5.85GHz that are used by wireless communication standards such as GSM, UMTS, bluetooth, WiMAX and Wi-Fi etc.This project started with the system level model development for characterizing ADPLL phase noise, fractional spur and locking speed. Then an on-chip jitter detector and parameter adapter was designed for ADPLL to perform self-tuning and self-calibration to accomplish high frequency purity and fast frequency locking in each frequency band. A novel wide band DCO is presented for multi-band wireless application. The proposed wide band adaptive ADPLL was implemented in the IBM 0.13µm CMOS technology. The phase noise performance, the frequency locking speed as well as the tuning range of the digitally controlled oscillator was assessed and agrees well with the theoretical analysis.
机译:移动产品和服务的不断增长的增长导致了各种无线通信标准,这些标准采用了不同的频段和协议来提供数据,语音或视频通信服务。软件定义无线电和认知无线电是新兴技术,可以动态集成各种标准以提供无缝的全球覆盖范围,包括跨地理区域的全球漫游以及与不同无线网络的接口。在软件定义的无线电和认知无线电中,需要表现出频率敏捷性的最关键的RF模块之一是锁相环(PLL)频率合成器。为了访问各种标准,频率合成器需要具有宽的频率调谐范围,快速的调谐速度以及低相位噪声和频率杂散。由于晶体管特征尺寸和电源电压的不断缩小,传统的模拟电荷泵频率合成器电路设计变得越来越困难。该项目的目标是开发全数字锁相环(ADPLL)作为RF收发器的替代解决方案技术,以利用数字电路的良好特性,即良好的可扩展性,对过程变化的鲁棒性和较高的噪声容限。我们的ADPLL设计的目标频段包括880MHz-960MHz,1.92GHz-2.17GHz,2.3GHz-2.7GHz,3.3GHz-3.8GHz和5.15GHz-5.85GHz,这些频段已用于GSM,UMTS,蓝牙等无线通信标准,WiMAX和Wi-Fi等。此项目始于系统级模型开发,用于表征ADPLL相位噪声,分数杂散和锁定速度。然后,为ADPLL设计了一个片上抖动检测器和参数适配器,以执行自调谐和自校准,以实现每个频带的高频纯度和快速锁定频率。提出了一种新颖的宽带DCO,用于多频段无线应用。拟议的宽带自适应ADPLL在IBM 0.13µm CMOS技术中实现。对数控振荡器的相位噪声性能,锁频速度以及调谐范围进行了评估,与理论分析相吻合。

著录项

  • 作者

    Jiang Bo;

  • 作者单位
  • 年度 2016
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号