首页> 外文OA文献 >A low-power reconfigurable logic array based on double-gate transistors
【2h】

A low-power reconfigurable logic array based on double-gate transistors

机译:基于双栅极晶体管的低功耗可重构逻辑阵列

摘要

A fine-grained reconfigurable architecture based on double gate technology is proposed and analyzed. The logic function operating on the first gate of a double-gate (DG) transistor is reconfigured by altering the charge on its second gate. Each cell in the array can act as logic or interconnect, or both, contrasting with current field-programmable gate array structures in which logic and interconnect are built and configured separately. Simulation results are presented for a fully depleted SOI DG-MOSFET implementation and contrasted with two other proposals from the literature based on directed self-assembly.
机译:提出并分析了一种基于双门技术的细粒度可重构体系结构。通过更改其第二栅极上的电荷,可以重新配置在双栅极(DG)晶体管的第一栅极上运行的逻辑功能。与当前的现场可编程门阵列结构相反,其中逻辑和互连是分别构建和配置的,阵列中的每个单元都可以用作逻辑或互连,或两者兼而有之。给出了针对完全耗尽的SOI DG-MOSFET实现的仿真结果,并与文献中基于定向自组装的其他两个建议进行了对比。

著录项

  • 作者

    Beckett P;

  • 作者单位
  • 年度 2008
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类
  • 入库时间 2022-08-20 21:55:59

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号