首页> 外文OA文献 >Experimental and Simulation Study of a High Current 1D Silicon Nanowire Transistor Using Heavily Doped Channels
【2h】

Experimental and Simulation Study of a High Current 1D Silicon Nanowire Transistor Using Heavily Doped Channels

机译:用重掺杂沟道制备高电流一维硅纳米线晶体管的实验与仿真研究

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Silicon nanowires have numerous potential applications, including transistors, memories, photovoltaics, biosensors and qubits [1]. Fabricating a nanowire with the required characteristics for a specific application, however, poses some challenges. For example, a major challenge is that, as the transistors dimensions are reduced, it is difficult to maintain a low off-current (Ioff) whilst simultaneously maintaining a high on-current (Ion). Some sources of this parasitic leakage current include quantum mechanical tunnelling, short channel effects and statistical variability [2, 3]. A variety of new architectures, including ultra-thin silicon-on-insulator (SOI), double gate, FinFETs, tri-gate, junctionless and gate all-around (GAA) nanowire transistors, have therefore been developed to improve the electrostatic control of the conducting channel. This is essential since a low Ioff implies low static power dissipation and it will therefore improve power management in the multi-billion transistors circuits employed globally in microprocessors, sensors and memories.
机译:硅纳米线具有许多潜在的应用,包括晶体管,存储器,光伏,生物传感器和量子位[1]。然而,制造具有特定应用所需的特性的纳米线带来了一些挑战。例如,主要的挑战是,随着晶体管尺寸的减小,难以在维持高导通电流(Ion)的同时维持低截止电流(Ioff)。这种寄生泄漏电流的某些来源包括量子机械隧穿,短沟道效应和统计变异性[2,3]。因此,已开发出各种新架构,包括超薄绝缘体上硅(SOI),双栅,FinFET,三栅,无结和栅全能(GAA)纳米线晶体管,以改善对硅的静电控制。传导渠道。这一点很重要,因为低Ioff意味着低静态功耗,因此将改善微处理器,传感器和存储器中全球采用的数十亿个晶体管电路的电源管理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号