首页> 外文OA文献 >Design of self-checking fully differential circuits and boards
【2h】

Design of self-checking fully differential circuits and boards

机译:自检全差分电路和电路板的设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

A design methodology for on-line testing analog linear fully differential (FD) circuits is presented in this work. The test strategy is based on concurrently monitoring via an analog checker the common mode (Chi) at the inputs of all amplifiers, The totally self-checking (TSC) goal is achieved for linear FD implementations provided that the checker CM threshold is small enough with respect to the specified margins of erroneous behavior in the circuit outputs. The design methodology is illustrated for a switched-capacitor biquadratic filter and the self-checking properties evaluated for a hard/soft-fault model. A large checker threshold of 100 mV of CM is chosen since the filter implementation does not minimize nonidealities (e.g., amplifier offsets or clock feedthrough) which result in significant CM components. The circuit outputs are accepted to deviate within a 10% band. With the implemented checker, the TSC goal is not achieved for some faults in narrow regions of the frequency band. For the worst case, a hard fault which results in a 31% deviation is undetected in only a narrow band of approximately 310 Hz. The circuit can be made TSC with a checker threshold of 40 mV and an accepted output deviation of 15%. This is, however, more demanding on the checker (which currently takes less than 3% of the total area and about 7.6% of the total power) and requires an improved filter implementation to reduce CM components. Our solution consists of relaxing a bit the TSC property of the functional block and applying a periodical off-line test to make the checker strongly code disjoint (SCD). This is easy to implement since an off-line test is also required for the checker. The checker outputs a double-rail error indication which ensures compatibility with digital checkers and makes the design of self-checking mixed signal circuits straightforward. The circuit-level mixed-signal approach is extended to the board level by means of the IEEE Std. 1149.1 digital test bus.
机译:这项工作提出了一种用于在线测试模拟线性完全差分(FD)电路的设计方法。该测试策略基于通过模拟检查器同时监视所有放大器输入端的共模(Chi),并且线性检查器实现了完全自检查(TSC)目标,前提是检查器CM阈值足够小,注意电路输出中指定的错误行为裕度。说明了开关电容双二次滤波器的设计方法,并针对硬/软故障模型评估了自检特性。选择100 mV CM的大检查器阈值是因为滤波器的实现并没有最小化会导致大量CM分量的非理想性(例如,放大器失调或时钟馈通)。可接受电路输出在10%的范围内偏离。使用已实现的检查器,就​​无法在频带的狭窄区域中对某些故障实现TSC目标。在最坏的情况下,仅在大约310 Hz的窄带中未检测到导致31%偏差的硬故障。可以将电路制成TSC,其检查阈值为40 mV,可接受的输出偏差为15%。但是,这对检查器提出了更高的要求(当前检查器占用的面积不到总面积的3%,而总功率仅占7.6%),并且需要改进的滤波器实现方案以减少CM组件。我们的解决方案包括放宽功能块的TSC属性,并应用定期的离线测试,以使检查程序的代码不相交(SCD)强。这很容易实现,因为检查程序还需要进行离线测试。检查器输出双轨错误指示,以确保与数字检查器的兼容性,并使自检混合信号电路的设计变得简单。电路级混合信号方法通过IEEE Std扩展到板级。 1149.1数字测试总线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号