首页> 外文OA文献 >An investigation of capacitance-voltage hysteresis in metal/high-k/In0.53Ga0.47As metal-oxide-semiconductor capacitors
【2h】

An investigation of capacitance-voltage hysteresis in metal/high-k/In0.53Ga0.47As metal-oxide-semiconductor capacitors

机译:金属/高k / In0.53Ga0.47As金属氧化物半导体电容器的电容电压迟滞研究

摘要

In this work, we present the results of an investigation into charge trapping in metal/high-k/In0.53Ga0.47As metal-oxide-semiconductor capacitors (MOS capacitors), which is analysed using the hysteresis exhibited in the capacitance-voltage (C-V) response. The availability of both n and p doped In0.53Ga0.47As epitaxial layers allows the investigation of both hole and electron trapping in the bulk of HfO2 and Al2O3 films formed using atomic layer deposition (ALD). The HfO2/In0.53Ga0.47As and Al2O3/In0.53Ga0.47As MOS capacitors exhibit an almost reversible trapping behaviour, where the density of trapped charge is of a similar level to high-k/In0.53Ga0.47As interface state density, for both electrons and holes in the HfO2 and Al2O3 films. The experimental results demonstrate that the magnitude of the C-V hysteresis increases significantly for samples which have a native oxide layer present between the In0.53Ga0.47As surface and the high-k oxide, suggesting that the charge trapping responsible for the C-V hysteresis is taking place primarily in the interfacial oxide transition layer between the In0.53Ga0.47As and the ALD deposited oxide. Analysis of samples with a range of oxide thickness values also demonstrates that the magnitude of the C-V hysteresis window increases linearly with the increasing oxide thickness, and the corresponding trapped charge density is not a function of the oxide thickness, providing further evidence that the charge trapping is predominantly localised as a line charge and taking place primarily in the interfacial oxide transition layer located between the In0.53Ga0.47As and the high-k oxide. (C) 2013 AIP Publishing LLC.
机译:在这项工作中,我们介绍了对金属/高k / In0.53Ga0.47As金属氧化物半导体电容器(MOS电容器)中的电荷陷阱进行研究的结果,并使用电容-电压( CV)响应。 n和p掺杂的In0.53Ga0.47As外延层的可用性允许研究使用原子层沉积(ALD)形成的大部分HfO2和Al2O3薄膜中的空穴和电子陷阱。 HfO2 / In0.53Ga0.47As和Al2O3 / In0.53Ga0.47As MOS电容器表现出几乎可逆的俘获性能,其中俘获电荷的密度与高k / In0.53Ga0.47As界面态密度相似, HfO2和Al2O3膜中的电子和空穴。实验结果表明,对于在In0.53Ga0.47As表面和高k氧化物之间存在天然氧化物层的样品,CV滞后的幅度显着增加,这表明负责CV滞后的电荷陷阱正在发生主要在In0.53Ga0.47As和ALD沉积氧化物之间的界面氧化物过渡层中。对具有一定范围的氧化物厚度值的样品进行分析还表明,CV磁滞窗口的幅度随氧化物厚度的增加而线性增加,并且相应的俘获电荷密度与氧化物厚度无关,这进一步证明了电荷俘获主要分布在线电荷中,主要发生在位于In0.53Ga0.47As与高k氧化物之间的界面氧化物过渡层中。 (C)2013 AIP Publishing LLC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号