首页> 外文OA文献 >Properties of latent interface-trap buildup in irradiated metal-oxide-semiconductor transistors determined by switched bias isothermal annealing experiments
【2h】

Properties of latent interface-trap buildup in irradiated metal-oxide-semiconductor transistors determined by switched bias isothermal annealing experiments

机译:通过开关偏置等温退火实验确定的辐照金属氧化物半导体晶体管中潜在界面陷阱累积的特性

摘要

Isothermal annealing experiments with switched gate bias have been performed to determine the properties of the latent interface-trap buildup during postirradiation annealing of metal-oxide-semiconductor transistors. It has been found that a bias-independent process occurs until the start of the latent interface-trap buildup. During the buildup itself, oxide-trap charge is not permanently neutralized, but is temporarily compensated. (C) 2000 American Institute of Physics. (DOI: 10.1063/1.1336159)
机译:已经进行了具有开关栅极偏置的等温退火实验,以确定在金属氧化物半导体晶体管的后辐照退火过程中潜在界面陷阱集结的特性。已经发现,直到潜在的界面陷阱累积开始,才发生与偏压无关的过程。在堆积本身期间,不会永久中和氧化物陷阱电荷,但会暂时对其进行补偿。 (C)2000美国物理研究所。 (DOI:10.1063 / 1.1336159)

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号