首页> 外文OA文献 >On Real Time Digital Phase Locked Loop Implementation with Application to Timing Recovery
【2h】

On Real Time Digital Phase Locked Loop Implementation with Application to Timing Recovery

机译:实时数字锁相环实现及其在定时恢复中的应用

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In digital communication systems symbol timing recovery is of fundamental importance. The accuracy in estimation of symbol timing has a direct effect on received data error rates. The primary objective of this thesis is to implement a practical Digital Phase Locked Loop capable of accurate synchronisation of symbols suffering channel corruption typical of modern mobile communications. This thesis describes an all-software implementation of a Digital Phase Locked in a real-time system. A timing error detection (TED) algorithms optimally implemented into a Digital Signal Processor. A real-time transmitter and receiver system is implemented in order to measure performance when the received signal is corrupted by both Additive White Gaussian Noise and Flat Fading. The Timing Error Detection algorithm implemented is a discrete time maximum likelihood one known as FFML1, developed at Canterbury University. FFML1 along with other components of the Digital Phase Locked loop are implemented entirely in software, using Motorola 56321 assembly language.
机译:在数字通信系统中,符号定时恢复至关重要。符号定时估计的准确性直接影响接收数据的错误率。本文的主要目的是实现一种实用的数字锁相环,该锁相环能够精确同步遭受现代移动通信典型的信道损坏的符号。本文描述了实时系统中数字锁相的全软件实现。最佳地在数字信号处理器中实现的定时错误检测(TED)算法。为了测量接收信号被加性高斯白噪声和平坦衰落所破坏时的性能,实施了实时发射机和接收机系统。实施的定时错误检测算法是一种离散时间最大似然算法,称为FFML1,由坎特伯雷大学开发。 FFML1以及数字锁相环的其他组件完全使用Motorola 56321汇编语言在软件中实现。

著录项

  • 作者

    Kippenberger Roger Miles;

  • 作者单位
  • 年度 2006
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号