首页> 外文OA文献 >Design of a 5.8 GHz Multi-Modulus Prescaler
【2h】

Design of a 5.8 GHz Multi-Modulus Prescaler

机译:5.8 GHz多模数预分频器的设计

摘要

A 64-modulus prescaler operating at 5.8 GHz has been designed in a 0.18 μm CMOS process. The prescaler uses a four-phase high-speed ÷4 circuit at the input, composed of two identical cascaded ÷2 circuits implemented in pseudo-NMOS. The high-speed divider is followed by a two-bits phase switching stage, which together with the input divider forms a ÷4/5/6/7 circuit. The phase switching stage is mostly implemented in complementary CMOS. After this follows four identical ÷2/3 cells with local feedback, also implemented in complementary CMOS. Other architectural approaches are also described and tried out. An architecture based solely the ÷2/3 cells with local feedback is presented. The ÷2/3 cells were implemented and simulated, and worked up to 2.3 GHz. An alternative high-speed divider based on an inverter ring interrupted by transmission gates is also described. Simulations showed that a divider using pseudo-NMOS inverters and CMOS transmission gates operated well and gave out four signals evenly spaced in phase at a input frequency of 4.8 GHz.
机译:在0.18μmCMOS工艺中设计了工作在5.8 GHz的64模数预分频器。预分频器在输入端使用四相高速÷4电路,该电路由两个相同的以伪NMOS实现的级联÷2电路组成。高速分频器后面是两位相位切换级,该级与输入分频器一起构成÷4/5/6/7电路。相位切换阶段主要在互补CMOS中实现。此后,四个相同的具有本地反馈的÷2/3单元也用互补CMOS实现。还描述了其他架构方法并进行了尝试。提出了仅基于具有本地反馈的÷2/3单元的体系结构。实施了÷2/3单元并进行了仿真,其工作频率高达2.3 GHz。还描述了基于逆变器环的另一种高速分频器,该逆变器环被传输门中断。仿真表明,使用伪NMOS反相器和CMOS传输门的分频器运行良好,并在4.8 GHz的输入频率下发出了四个相距均匀的信号。

著录项

  • 作者

    Myklebust Vidar;

  • 作者单位
  • 年度 2006
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号