首页> 外文期刊>Instruments and Experimental Techniques >Experimental Results for Low-Jitter Wide-Band Dual Cascaded Phase Locked Loop System
【24h】

Experimental Results for Low-Jitter Wide-Band Dual Cascaded Phase Locked Loop System

机译:低抖动宽带双级联锁相环系统的实验结果

获取原文
获取原文并翻译 | 示例
           

摘要

Jitter is a matter of great concern for high-speed digital designers because of its ability to degrade the overall; system performance. Designing a low-jitter and wide-band phase locked loop (PLL) system is of practical importance because of its application in high speed digital systems. This paper presents experimental results of a low-jitter wideband dual cascaded PLL system using a single crystal oscillator. The first PLL employs a voltage controlled crystal oscillator (VCXO) to eliminate the input jitter whereas the second PLL provides wide bandwidth. Field Programmable Gate Array (FPGA), is used to generate a jittered clock source which is then passed through the proposed system to achieve wideband and low-jitter signal. Experimental results are presented to validate the proposed technique for different carrier frequencies.
机译:抖动是高速数字设计者非常关心的问题,因为它具有降低整体性能的能力。系统性能。设计一个低抖动和宽带锁相环(PLL)系统具有实际重要性,因为它在高速数字系统中得到了应用。本文介绍了使用单晶振荡器的低抖动宽带双级联PLL系统的实验结果。第一个PLL使用压控晶体振荡器(VCXO)消除输入抖动,而第二个PLL提供宽带宽。现场可编程门阵列(FPGA)用于生成抖动的时钟源,然后将其通过建议的系统,以实现宽带和低抖动信号。提出了实验结果,以验证所提出的技术在不同载波频率上的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号