首页> 外文期刊>Applied Soft Computing >Evolutionary circuit design for fast FPGA-based classification of network application protocols
【24h】

Evolutionary circuit design for fast FPGA-based classification of network application protocols

机译:用于基于FPGA的网络应用协议快速分类的进化电路设计

获取原文
获取原文并翻译 | 示例
       

摘要

The evolutionary design can produce fast and efficient implementations of digital circuits. It is shown in this paper how evolved circuits, optimized for the latency and area, can increase the throughput of a manually designed classifier of application protocols. The classifier is intended for high speed networks operating at 100 Gbps. Because a very low latency is the main design constraint, the classifier is constructed as a combinational circuit in a field programmable gate array (FPGA). The classification is performed using the first packet carrying the application payload. The improvements in latency (and area) obtained by Cartesian genetic programming are validated using a professional FPGA design tool. The quality of classification is evaluated by means of real network data. All results are compared with commonly used classifiers based on regular expressions describing application protocols. (C) 2015 Elsevier B.V. All rights reserved.
机译:演进式设计可以快速有效地实现数字电路。本文显示了针对时延和面积进行优化的演进电路如何提高手动设计的应用协议分类器的吞吐量。分类器适用于以100 Gbps运行的高速网络。因为非常低的延迟是主要的设计约束,所以分类器被构造为现场可编程门阵列(FPGA)中的组合电路。使用携带应用程序有效载荷的第一个数据包执行分类。使用专业的FPGA设计工具验证了笛卡尔遗传编程在延迟(和面积)方面的改进。通过真实的网络数据评估分类的质量。将所有结果与基于描述应用程序协议的正则表达式的常用分类器进行比较。 (C)2015 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号