首页> 外文期刊>Elektronika ir Elektrotechnika >Hardware Efficient Reciprocal Using Second Order Harmonized Parabolic Synthesis and Squaring Shrunk Method
【24h】

Hardware Efficient Reciprocal Using Second Order Harmonized Parabolic Synthesis and Squaring Shrunk Method

机译:硬件高效互换使用二阶抛抛抛抛抛抛抛抛抛光合成和平方缩放法

获取原文
获取原文并翻译 | 示例
       

摘要

In applications as in wireless communication, computer graphics and digital signal processing, a massive of complex matrix operations is often performed. Reciprocal is computed in large quantities in these matrix operations. To obtain high performance, efficient algorithm and hardware architecture are important in terms of low cost, low computation time and high precision. Second order first sub-function and squaring shrunk method have been proposed to build efficient hardware architecture for reciprocal using field programmable gate array. Second order first sub-function in harmonized parabolic synthesis is presented to improve the approximating precision and decrease the memory usage at the cost of additional multipliers. To further reduce the complexity, squaring shrunk method is proposed to decrease the expensive cost of multipliers. The combination of these techniques yields good performance trade-off. Precision simulation and hardware implementation result has shown that hardware reciprocal of high precision, low memory and low multiplier usage has been obtained compared to traditional first order first sub-function harmonized parabolic synthesis method.
机译:在作为无线通信的应用中,计算机图形学和数字信号处理中,通常进行大规模的复杂矩阵操作。倒数在这些矩阵操作中以大量计算。为了获得高性能,高效算法和硬件架构在低成本,低计算时间和高精度方面都很重要。已经提出了二阶首先子功能和平方缩放方法,以使用现场可编程门阵列构建互酷性的有效硬件架构。呈现协调抛物线合成中的二阶首先子功能以提高近似精度并降低额外乘法器成本的存储器使用。为了进一步降低复杂性,提出平方缩放方法以降低乘法器的昂贵成本。这些技术的组合产生了良好的性能权衡。精度仿真和硬件实现结果表明,与传统的第一阶副函数协调抛物线合成方法相比,已经获得了高精度,低存储器和低乘数使用的硬件互惠。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号