首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops
【24h】

A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops

机译:低功耗低压双沿触发触发器的比较分析

获取原文
获取原文并翻译 | 示例

摘要

This paper compares four previously published static dual-edge-triggered flip-flops (DETFFs) with a proposed design for their performance, power dissipation, and low-voltage low-power applications. For each DETFF, the optimal delay, power consumption, and power-delay product are determined as the primary figures of merit. The proposed design is shown to have the least energy at low voltages.
机译:本文将四个先前发布的静态双边沿触发(DETFF)与针对其性能,功耗和低压低功耗应用的建议设计进行了比较。对于每个DETFF,最佳延迟,功耗和功耗延迟乘积被确定为主要品质因数。所提出的设计在低压下具有最小的能量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号