首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >SRAM Leakage Reduction by Row/Column Redundancy Under Random Within-Die Delay Variation
【24h】

SRAM Leakage Reduction by Row/Column Redundancy Under Random Within-Die Delay Variation

机译:随机晶粒内延迟变化下行/列冗余减少的SRAM泄漏

获取原文
获取原文并翻译 | 示例

摘要

Share of leakage in total power consumption of static RAM (SRAM) memories is increasing with technology scaling. Reverse body biasing increases threshold voltage $({V}_{rm th}),$ which exponentially reduces subthreshold leakage, but it increases SRAM access delay. Traditionally, when all cells of an SRAM block used to have almost the same delay, within-die variations are increasingly widening the delay distribution of cells even within a single SRAM block, and hence, most of these cells are substantially faster than the delay set for the entire block. Consequently, after the reverse body biasing and the resulting delay rise, only a small number of cells violate the original delay of the SRAM block; we propose to replace them with sufficient number of spare rows/columns of SRAM. Our experiments show that the leakage can be reduced by up to 40% in a 90-nm predictive technology by adding less than ten spare columns to an 8-kB SRAM array for a negligible penalty in delay, dynamic power, and area in the presence of 3% uncorrelated random delay variation.
机译:随着技术的发展,静态RAM(SRAM)存储器的总功耗中的泄漏份额正在增加。反向本体偏置会增加阈值电压$({V} _ {rm th}),$呈指数减小亚阈值泄漏,但会增加SRAM访问延迟。传统上,当一个SRAM块的所有单元过去都具有几乎相同的延迟时,即使在单个SRAM块内,管芯内变化也日益扩大了单元的延迟分布,因此,这些单元中的大多数都比延迟集快得多对于整个块。因此,在反向本体偏置和由此产生的延迟增加之后,只有少数单元违反了SRAM块的原始延迟;我们建议用足够数量的SRAM备用行/列替换它们。我们的实验表明,通过在90-nm预测技术中向8 kB SRAM阵列添加少于十个备用列,可以将泄漏减少多达40%,从而在存在延迟,动态功耗和面积方面可以忽略不计3%不相关的随机延迟变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号