首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Scan Test Bandwidth Management for Ultralarge-Scale System-on-Chip Architectures
【24h】

Scan Test Bandwidth Management for Ultralarge-Scale System-on-Chip Architectures

机译:扫描测试带宽管理,用于超大规模片上系统架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents several techniques employed to resolve problems surfacing when applying scan bandwidth management to large industrial multicore system-on-chip (SoC) designs with embedded test data compression. These designs pose significant challenges to the channel management scheme, flow, and tools. This paper introduces several test logic architectures that facilitate preemptive test scheduling for SoC circuits with embedded deterministic test-based test data compression. The same solutions allow efficient handling of physical constraints in realistic applications. Finally, state-of-the-art SoC test scheduling algorithms are rearchitected accordingly by making provisions for: 1) setting up time-effective test configurations; 2) optimization of SoC pin partitions; 3) allocation of core-level channels based on scan data volume; and 4) more flexible core-wise usage of automatic test equipment channel resources. A detailed case study is illustrated herein with a variety of experiments allowing one to learn how to tradeoff different architectures and test-related factors.
机译:本文介绍了几种技术,用于解决将扫描带宽管理应用于具有嵌入式测试数据压缩功能的大型工业多核片上系统(SoC)设计时出现的问题。这些设计对渠道管理方案,流程和工具提出了重大挑战。本文介绍了几种测试逻辑架构,这些架构促进了基于嵌入式基于确定性测试的测试数据压缩的SoC电路的抢占式测试调度。相同的解决方案可以有效地处理实际应用中的物理约束。最后,通过规定以下内容,相应地重新构造了最新的SoC测试调度算法:1)设置时间有效的测试配置; 2)优化SoC引脚分区; 3)根据扫描数据量分配核心级通道;和4)更灵活地使用核心的自动测试设备通道资源。本文通过各种实验说明了详细的案例研究,使人们能够学习如何权衡不同的架构和与测试相关的因素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号