首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Study of 3-D Power Delivery Networks With Multiple Clock Domains
【24h】

A Study of 3-D Power Delivery Networks With Multiple Clock Domains

机译:具有多个时钟域的3D供电网络的研究

获取原文
获取原文并翻译 | 示例

摘要

Ongoing advancements in 3-D manufacturing are enabling 3-D ICs to contain several processing cores, hardware accelerators, and dedicated peripherals. Most of these functional units operate with independent clock frequencies for power management reasons or simply for being hard intellectual properties. Thus, as diverse and heterogeneous circuits can be implemented on a 3-D IC, it also leads to the use of multiple clock domains. While these domains allow many functional units to run in parallel to exploit 3-D potentials, they also introduce power delivery challenges. This paper proposes an efficient analysis for assessing the worst case power supply noise on 3-D power delivery networks (PDNs) with multiple clock domains. This paper discusses power and thermal integrity issues that arise from multiple clock domains that share the same 3-D global PDN. We first examine power supply noise distribution on each tier and investigate scenarios that lead to worst case noise. Thermal analyses are also performed and heat distribution among clock domains and tiers is examined. In addition, the impact of clock domain structure and frequency on the overall power supply noise and temperature distribution has been quantified. Experiments show that the multiclock domains can induce excessive noise and the through-silicon-vias can contribute to power supply noise and heat transfer among tiers. This paper presents a summary of guidelines for modeling, analyzing, and exploring a design of reliable 3-D PDNs with multiple clock domains.
机译:3-D制造领域的不断发展使3-D IC能够包含多个处理内核,硬件加速器和专用外设。由于电源管理或出于硬性知识产权的原因,大多数这些功能单元都以独立的时钟频率运行。因此,由于可以在3D IC上实现各种异构电路,因此也导致了多个时钟域的使用。虽然这些域允许许多功能单元并行运行以利用3-D潜力,但它们也带来了功率传输方面的挑战。本文提出了一种有效的分析方法,用于评估具有多个时钟域的3-D输电网络(PDN)上的最坏情况下的电源噪声。本文讨论了由共享同一3-D全局PDN的多个时钟域引起的功率和热完整性问题。我们首先检查每个层上的电源噪声分布,并研究导致最坏情况噪声的情况。还执行热分析,并检查时钟域和层之间的热分布。另外,已经量化了时钟域结构和频率对整体电源噪声和温度分布的影响。实验表明,多时钟域会产生过多的噪声,而硅通孔会导致电源噪声和各层之间的热传递。本文提供了建模,分析和探索具有多个时钟域的可靠3-D PDN设计指南的摘要。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号