首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Low-Power, High-Speed Readout for Pixel Detectors Based on an Arbitration Tree
【24h】

A Low-Power, High-Speed Readout for Pixel Detectors Based on an Arbitration Tree

机译:基于仲裁树的像素检测器的低功耗,高速读数

获取原文
获取原文并翻译 | 示例
       

摘要

In this article, a low-power, high-speed arbitration tree for pixel detector readout is presented. The synchronized, binary tree priority encoder establishes a position-dependent priority list at the start of every time frame. Pixels that indicate the presence of data for readout are sequentially granted access to a shared bus for data transfer to the periphery, without the use of an additional global strobe signal. It can be used for either full frame imaging or zero-suppressed readout, in which case it can simultaneously generate the pixel address. To increase the readout frame rate, the pixel array is subdivided into two halves, which allow interleaved latching of data at the output serializer. The design was implemented in a 65-nm LP-CMOS process for the readout of a 64 x 64x pixel array. Measurement results demonstrate a deadtimeless, full frame imaging rate of similar to 50 kfps, achieved with a dedicated output for every (32x32) 1024 pixels and for a pixel data packet of 11 bits, with no bit errors detected over 1000 frames. The measured energy per bit is 0.94 pJ.
机译:在本文中,提出了一种用于像素检测器读出的低功耗,高速仲裁树。同步的二叉树优先级编码器在每个时间帧的开始建立一个与位置有关的优先级列表。指示要存在要读出的数据的像素被顺序授予访问共享总线的权限,以将数据传输到外围设备,而无需使用其他全局选通信号。它既可以用于全帧成像,也可以用于零抑制读数,在这种情况下,它可以同时生成像素地址。为了提高读出帧速率,将像素阵列细分为两半,从而允许在输出串行器处交错锁存数据。该设计采用65纳米LP-CMOS工艺实现,以读取64 x 64x像素阵列。测量结果表明,通过每(32x32)1024个像素的专用输出和11位的像素数据包的专用输出,可以实现接近50 kfps的无死角全帧成像速率,并且在1000帧内未检测到误码。测得的每位能量为0.94 pJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号