首页> 外文期刊>Solid-State Electronics >Underlapped FinFET on insulator: Quasi3D analytical model
【24h】

Underlapped FinFET on insulator: Quasi3D analytical model

机译:绝缘体上的重叠FinFET:Quasi3D分析模型

获取原文
获取原文并翻译 | 示例
       

摘要

The work presented in this paper analyse the influence of gate underlap region (present either near the source end or near the drain end) on the performance of FinFET using an efficient quasi 3D analytical model carried out by using separation of variable technique. Various parameters analysed in this work are: surface potential, electric field, threshold voltage (V-th), Subthreshold slope (SS), Drain Induced Barrier Lowering (DIBL) and sub-threshold drain current for different channel and underlap length. Analytical results obtained from the developed model are validated by 3-D ATLAS device simulation software results. Analog and RF performance metrics are also extracted for different lengths of underlap region and compared with the conventional FinFET through extensive device simulation. The influence of the back gate voltage on the electrostatics of the underlap FinFET is also investigated. The single stage common source amplifier using conventional and underlap FinFET has also been analysed. Apart from this, switching speed of the device is also investigated by comparing I-on/I-off ratio and delay for different underlap and channel length. (C) 2016 Elsevier Ltd. All rights reserved.
机译:本文提出的工作使用可变变量分离进行的高效准3D分析模型分析了栅极下重叠区(在源极端附近或在漏极端附近)对FinFET性能的影响。在这项工作中分析的各种参数是:表面电位,电场,阈值电压(V-th),亚阈值斜率(SS),漏极感应势垒降低(DIBL)和亚阈值漏极电流,用于不同的沟道和重叠长度。从开发的模型获得的分析结果通过3-D ATLAS设备仿真软件结果进行验证。还针对不同长度的重叠区域提取了模拟和RF性能指标,并通过广泛的器件仿真将其与常规FinFET进行了比较。还研究了背栅电压对下叠式FinFET静电的影响。还分析了使用常规和下叠式FinFET的单级共源放大器。除此之外,还通过比较I-on / I-off比和不同的下重叠和通道长度的延迟来研究器件的开关速度。 (C)2016 Elsevier Ltd.保留所有权利。

著录项

  • 来源
    《Solid-State Electronics》 |2017年第3期|138-149|共12页
  • 作者单位

    Univ Delhi, Maharaja Agrasen Coll, Dept Elect, Delhi 110007, India;

    KS Rangasamy Coll Technol, Elect & Commun Engn, Namakkal, Tamil Nadu, India;

    Univ Delhi, Deen Dayal Upadhyaya Coll, Dept Elect, Delhi 110007, India;

    Univ Delhi, Dept Elect Sci, Semicond Device Res Lab, South Campus, New Delhi, India;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);美国《生物学医学文摘》(MEDLINE);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    FinFET; ATLAS; Underlap; 3D modeling;

    机译:FinFET;ATLAS;Underlap;3D建模;
  • 入库时间 2022-08-18 01:33:13

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号