...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A power optimized 13-b 5 Msamples/s pipelined analog-to-digital converter in 1.2 /spl mu/m CMOS
【24h】

A power optimized 13-b 5 Msamples/s pipelined analog-to-digital converter in 1.2 /spl mu/m CMOS

机译:经过电源优化的13-b 5 Msamples / s流水线模数转换器,采用1.2 / spl mu / m CMOS

获取原文
获取原文并翻译 | 示例
           

摘要

A 13-b 5-MHz pipelined analog-to-digital converter (ADC) was designed with the goal of minimizing power dissipation. Power was reduced by using a high swing residue amplifier and by optimizing the per stage resolution. The prototype device fabricated in a 1.2 /spl mu/m CMOS process displayed 80.1 dB peak signal-to-noise plus distortion ratio (SNDR) and 82.9 dB dynamic range. Integral nonlinearity (INL) is 0.8 least significant bits (LSB), and differential nonlinearity (DNL) is 0.3 LSB for a 100 kHz input. The circuit dissipates 166 mW on a 5 V supply.
机译:设计了一个13b 5MHz流水线模数转换器(ADC),旨在最大程度地降低功耗。通过使用高摆幅残余放大器和优化每级分辨率,可以降低功耗。采用1.2 / spl mu / m CMOS工艺制造的原型设备显示出80.1 dB的峰值信噪比和失真比(SNDR)和82.9 dB的动态范围。对于100 kHz输入,积分非线性(INL)为0.8最低有效位(LSB),而差分非线性(DNL)为0.3 LSB。该电路在5 V电源上的功耗为166 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号