首页> 外文期刊>IEEE Journal of Solid-State Circuits >Methodology and experimental verification for substrate noise reduction in CMOS mixed-signal ICs with synchronous digital circuits
【24h】

Methodology and experimental verification for substrate noise reduction in CMOS mixed-signal ICs with synchronous digital circuits

机译:具有同步数字电路的CMOS混合信号IC中降低基板噪声的方法和实验验证

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes substrate noise reduction techniques for synchronous CMOS circuits. Low-noise digital design techniques have been implemented and measured on a mixed-signal chip, fabricated in a 0.35 /spl mu/m CMOS process on an EPI-type substrate with 10 /spl Omega/cm EPI resistivity and 4 /spl mu/m EPI layer thickness. The test chip contains one reference design and two digital low-noise designs with the same basic architecture. Measurements show more than a factor of 2 on average in r.m.s. noise reduction with penalties of 3% in area and 4% in power for the low-noise design employing a supply-current waveform-shaping technique based on a clock tree with latencies. The second low-noise design employing separate substrate bias for both n- and p-wells, dual-supply, and on-chip decoupling achieves more than a factor of 2 reduction in r.m.s. noise, with, however, a 70% increase in area, but with a 5% decrease in power consumption.
机译:本文介绍了用于同步CMOS电路的基板降噪技术。低噪声数字设计技术已在混合信号芯片上实施和测量,该芯片以0.35 / spl mu / m CMOS工艺在EPI型基板上制造,电阻率为10 / spl Omega / cm,EPI电阻为4 / spl mu / EPI层的厚度。该测试芯片包含一个参考设计和两个具有相同基本架构的数字低噪声设计。测量结果表明,平均均方根值大于2。对于低噪声设计,采用基于延迟的时钟树的电源电流波形整形技术,可减少面积3%和功耗4%的噪声。第二个低噪声设计对n阱和p阱采用单独的衬底偏置,双电源供电和片上去耦,将均方根值降低了2倍以上。噪声,但是面积增加了70%,而功耗却降低了5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号