...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Pixel Noise Suppression via SoC Management of Tapered Reset in a 1920 × 1080 CMOS Image Sensor
【24h】

Pixel Noise Suppression via SoC Management of Tapered Reset in a 1920 × 1080 CMOS Image Sensor

机译:通过1920×1080 CMOS图像传感器的锥形复位的SoC管理来抑制像素噪声

获取原文
获取原文并翻译 | 示例

摘要

Correlated double sampling is widely used in imaging arrays to eliminate noise generated when a CCD's sense capacitance or a CMOS sensor's photodiode is reset after signal integration and readout. Instead, we suppress photodiode kTC noise using a SoC implementation for progressive reset; supporting SoC components include a feedback amplifier having elements distributed amongst the pixel and column buffer, a tapered reset clock waveform, and reset timing generator. The reset method does not swell pixel area, compel processing of the correlated reset and signal values, or require additional memory. Theoretical analysis is presented along with experimental results. Integrated in a 1920 by 1080 imager having 5 μm by 5 μm pixels in 0.25-μm CMOS, measured random noise for 5.5-fF detector capacitance is ~ 8 e-to 225 MHz video rate with image lag <0.12%. Random noise of ~ 30 e- is otherwise predicted and achieved using conventional reset. Sensor S/N ratio with progressive readout is ≥52 dB at 60 Hz and 72 Hz frame rate.
机译:相关双采样广泛用于成像阵列中,以消除在信号集成和读出后复位CCD的感测电容或CMOS传感器的光电二极管时产生的噪声。相反,我们使用SoC实现渐进式复位来抑制光电二极管kTC噪声。支持SoC的组件包括一个反馈放大器,该放大器具有分布在像素和列缓冲器中的元素,锥形复位时钟波形和复位时序发生器。重置方法不会膨胀像素区域,不会强迫处理相关的重置和信号值,也不需要额外的内存。理论分析与实验结果一起提出。集成在0.25μmCMOS中具有5μmx5μm像素的1920 x 1080成像器中,对于5.5fF检测器电容,测得的随机噪声为〜8 e至225 MHz视频速率,图像滞后<0.12%。使用传统的复位方法可以预测并获得〜30 e-的随机噪声。在60 Hz和72 Hz帧频下,具有渐进式读出功能的传感器信噪比≥52dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号