...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Analysis and Design of mm-Wave Frequency Dividers Based on Dynamic Latches With Load Modulation
【24h】

Analysis and Design of mm-Wave Frequency Dividers Based on Dynamic Latches With Load Modulation

机译:基于带负载调制动态锁存器的毫米波分频器分析与设计

获取原文
获取原文并翻译 | 示例
           

摘要

The availability of wide-band low-power frequency dividers is fundamental in transceivers for emerging mm-wave applications. Up to date injection locked topologies have been investigated for very high frequency operations but at the price of large area and limited frequency range. In this work, we investigate a new class based on dynamic latches with load modulation. The proposed latches can be viewed as the evolution of classic static CML latches where the regenerative cross-coupled pair is removed for minimum parasitic at output nodes, i.e., maximum speed, and loads are modulated by the input clock for maximum charge retention during hold times. A time-domain circuit inspection aimed at deriving analytical expressions for maximum and minimum operation frequency and providing guidelines for optimum design is reported. Prototypes of dividers by 4, realized in 32 nm bulk CMOS, operate between 14 GHz and 70 GHz, demonstrating a fractional bandwidth in excess of 60% in the entire range, 4.8 mW of maximum power consumption and 55$times$18 µm$^{2}$ occupied area.
机译:宽带低功率分频器的可用性对于新兴毫米波应用的收发器至关重要。迄今为止,已经针对高频率操作研究了注入锁定拓扑,但是以大面积和有限频率范围为代价。在这项工作中,我们研究了基于带有负载调制的动态锁存器的新类。提出的锁存器可以看作是经典静态CML锁存器的演进,其中去除了再生交叉耦合对,以在输出节点处实现最小寄生,即最大速度,并通过输入时钟调制负载,以在保持时间内最大程度地保持电荷。报告了一种时域电路检查,旨在得出最大和最小工作频率的解析表达式,并为优化设计提供指导。 4分频器的原型在32 nm大块CMOS中实现,工作在14 GHz至70 GHz之间,表明在整个范围内的分数带宽超过60%,最大功耗为4.8 mW,55 <公式> > $ times $ 18 µm $ ^ {2} $ 占用面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号