首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 300-MS/s, 1.76-ps-Resolution, 10-b Asynchronous Pipelined Time-to-Digital Converter With on-Chip Digital Background Calibration in 0.13-µm CMOS
【24h】

A 300-MS/s, 1.76-ps-Resolution, 10-b Asynchronous Pipelined Time-to-Digital Converter With on-Chip Digital Background Calibration in 0.13-µm CMOS

机译:一个300-MS / s,1.76ps分辨率,10b异步流水线式时间数字转换器,并在0.13µm CMOS上进行片内数字背景校准

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents an asynchronous pipelined all-digital 10-b time-to-digital converter (TDC) with fine resolution, good linearity, and high throughput. Using a 1.5-b/stage pipeline architecture, an on-chip digital background calibration is implemented to correct residue subtraction error in the seven MSB stages. An asynchronous clocking scheme realizes pipeline operation for higher throughput. The TDC was implemented in standard 0.13-μm CMOS technology and has a maximum throughput of 300 MS/s and a resolution of 1.76 ps with a total conversion range of 1.8 ns. The measured DNL and INL were 0.6 LSB and 1.9 LSB, respectively.
机译:本文提出了一种具有优良的分辨率,良好的线性度和高吞吐量的异步流水线全数字10-b时间数字转换器(TDC)。使用1.5b /级流水线架构,实现了片上数字背景校准,以纠正7个MSB级中的残留减法误差。异步时钟方案可实现流水线操作以提高吞吐量。 TDC采用标准的0.13-μmCMOS技术实现,最大吞吐量为300 MS / s,分辨率为1.76 ps,总转换范围为1.8 ns。测得的DNL和INL分别为0.6 LSB和1.9 LSB。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号