...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 12 bit 200 MS/s Zero-Crossing-Based Pipelined ADC With Early Sub-ADC Decision and Output Residue Background Calibration
【24h】

A 12 bit 200 MS/s Zero-Crossing-Based Pipelined ADC With Early Sub-ADC Decision and Output Residue Background Calibration

机译:具有早期子ADC决策和输出残留背景校准的12位200 MS / s基于零交叉的流水线ADC

获取原文
获取原文并翻译 | 示例

摘要

A 12 bit 200 MS/s analog-to-digital converter (ADC) applies techniques of zero-crossing-based circuits as a replacement for high-gain high-speed op-amps. High accuracy in the residue amplifier is achieved by using a coarse phase in ZCBC followed by a level-shifting capacitor for fine phase. Sub-ADC flash comparators are strobed immediately after the coarse phase to achieve a high sampling rate. The systematic offset voltage between the coarse and fine phase manifests itself as systematic offset in the sub-ADC comparators. This offset is caused by the coarse phase undershoot and the fine phase overshoot. In this work, the offset is cancelled with background calibration by residue range correction circuits in the following stage's sub-ADC. In addition, the sub-ADC's random comparator offset is calibrated with a discrete-time charge-pump based background calibration technique. The reference buffer, bias circuitry, and digital error correction circuits are all integrated on a single chip. The ADC occupies an area of 0.282 mm$^{2}$ in 55 nm CMOS technology and dissipates 30.7 mW. It achieves 64.6 dB SNDR and 82.9 dBc SFDR at 200 MS/s for a FOM of 111 fJ/conversion-step. The SNDR degrades gracefully above the designed sampling frequency to 62.9 dB at 250 MS/s, and remains above 50 dB at 300 MS/s.
机译:一个12位200 MS / s模数转换器(ADC)应用了基于零交叉的电路技术来替代高增益高速运算放大器。通过在ZCBC中使用粗相位,然后使用用于细相位的电平转换电容器,可以实现残差放大器的高精度。在粗略阶段之后立即选通子ADC闪存比较器,以实现高采样率。粗相位和细相位之间的系统偏置电压在子ADC比较器中表现为系统偏置。此偏移是由粗调相位下冲和精调相位过冲引起的。在这项工作中,通过下一级子ADC中的残差范围校正电路通过背景校准消除了失调。此外,子ADC的随机比较器失调是通过基于离散时间电荷泵的背景校准技术进行校准的。参考缓冲器,偏置电路和数字纠错电路都集成在单个芯片上。在55 nm CMOS技术中,ADC占地0.282 mm ^ {2} $,耗散30.7 mW。在FMS为111 fJ /转换步的情况下,在200 MS / s的速度下,它可以达到64.6 dB的SNDR和82.9 dBc的SFDR。 SNDR在高于设计采样频率的情况下在250 MS / s的速率下会正常降低至62.9 dB,在300 MS / s的条件下仍保持50 dB以上的速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号