首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 1 V Input, 3 V-to-6 V Output, 58%-Efficient Integrated Charge Pump With a Hybrid Topology for Area Reduction and an Improved Efficiency by Using Parasitics
【24h】

A 1 V Input, 3 V-to-6 V Output, 58%-Efficient Integrated Charge Pump With a Hybrid Topology for Area Reduction and an Improved Efficiency by Using Parasitics

机译:1 V输入,3 V至6 V输出,效率为58%的集成电荷泵,具有混合拓扑,可通过使用寄生电容来减小面积并提高效率

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents an integrated hybrid 6-stage voltage multiplier without using high-voltage-tolerant devices. The proposed architecture obtains a good area and efficiency performance by cascading the Dickson charge pumps and the symmetrical Cockcroft-Walton charge pumps, and paralleling them with the proposed auxiliary charge pumps formed by parasitics. Implemented in a standard 0.18 µm CMOS process, the prototype provides a wide output range of 3–6 V and 30–240 µA load from a 1 V supply with an efficiency of 48–58% (52% at the 6 V output when the gain is six). By using on-chip MOS capacitors as the flying capacitors, an area reduction of 66% as compared to the Dickson charge-pump of similar performance is achieved. The area shrinks to 0.05 mm 2 per 9× interleaved cell. The entailed efficiency loss due to parasitics is compensated by the proposed auxiliary parasitic pumping paths feeding forward to redirect the parasitic charge flow. With this technique, the efficiency enhances extra 11%. The technique is applicable to other on-chip charge-pumps.
机译:本文提出了一种集成的混合式六级电压倍增器,无需使用耐高压器件。通过将Dickson电荷泵和对称的Cockcroft-Walton电荷泵级联,并将它们与由寄生物形成的拟议辅助电荷泵并联,所提出的体系结构获得了良好的面积和效率。该原型采用标准的0.18 µm CMOS工艺实现,通过1 V电源提供3–6 V的宽输出范围和30–240 µA的负载,效率为48–58%(当电源电压为6 V时为52%)。收益是六)。通过使用片上MOS电容器作为快速电容器,与具有类似性能的Dickson电荷泵相比,面积减少了66%。每个9x交错单元的面积缩小到0.05 mm 2。由寄生引起的效率损失由提出的辅助寄生泵送路径前馈以重定向寄生电荷流来补偿。通过这种技术,效率提高了11%。该技术适用于其他片上电荷泵。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号