首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Continuous-Time Delta-Sigma Modulator Using ELD-Compensation-Embedded SAB and DWA-Inherent Time-Domain Quantizer
【24h】

A Continuous-Time Delta-Sigma Modulator Using ELD-Compensation-Embedded SAB and DWA-Inherent Time-Domain Quantizer

机译:使用ELD补偿嵌入式SAB和DWA固有时域量化器的连续时间Delta-Sigma调制器

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents an energy-efficient third-order 3 bit continuous-time delta-sigma modulator (CTDSM). In this work, several architectural and circuit techniques are adopted to facilitate a low-power modulator. In the loop filter design, a single-amplifier biquad (SAB) topology is incorporated to realize the desired transfer function. With the SAB architecture, only two amplifiers are needed for implementing a third-order CTDSM. Furthermore, in the proposed SAB, the excess-loop-delay (ELD) compensation is implemented without using an extra summing circuit. For the 3 bit quantizer, a time-domain quantizer is proposed, where the data-weighted-averaging function is embedded in this quantizer to mitigate the nonlinearity issue due to the mismatch of digital-to-analog converter (DAC) unit cells. Fabricated in a 90 nm CMOS technology and clocked at 300 MHz sampling frequency, the proposed SAB-based modulator achieves a 67.2 dB SNDR and a 69.3 dB SNR in an 8.5 MHz signal bandwidth. The overall CTDSM dissipates 4.3 mW and achieves a figure-of-merit of 135 fJ/conversion-step.
机译:本文提出了一种高能效的三阶3位连续时间delta-sigma调制器(CTDSM)。在这项工作中,采用了几种架构和电路技术来简化低功耗调制器。在环路滤波器设计中,并入了单放大器双二阶(SAB)拓扑,以实现所需的传递函数。采用SAB架构,只需两个放大器即可实现三阶CTDSM。此外,在提出的SAB中,无需使用额外的求和电路即可实现超额环路延迟(ELD)补偿。对于3位量化器,提出了一种时域量化器,其中在该量化器中嵌入了数据加权平均功能,以减轻由于数模转换器(DAC)单位单元不匹配而引起的非线性问题。拟议的基于SAB的调制器采用90nm CMOS技术制造,时钟频率为300MHz,在8.5MHz的信号带宽中实现了67.2dB的SNDR和69.3dB的SNR。整个CTDSM耗散4.3 mW的功率因数/转换步长为135 fJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号