...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A fault-tolerant GaAs/CMOS interconnection network for scalable multiprocessors
【24h】

A fault-tolerant GaAs/CMOS interconnection network for scalable multiprocessors

机译:用于可扩展多处理器的容错GaAs / CMOS互连网络

获取原文
获取原文并翻译 | 示例
           

摘要

The design of an interconnection network (ICN) for a scalable multiprocessor system is presented. The tree-structured network (called SHUNT for scalable hierarchical unidirectional network topology) is organized so that it can be scaled not only in width (through the use of bit slicing), but also in number of ports and in data transfer speed. The network is made from three custom chip types: cluster controller, crossbar switch, and network interface. Implementation of the first prototype chips in 2- mu m CMOS is discussed, and the results of detailed circuit simulations for GaAs implementations are given. The network is fault tolerant and is able to detect and correct all single-bit transmission errors. In addition, it can detect failures and reconfigure to work around problems in controllers, port interfaces, or user processors. The network is part of the experimental decoupled computer architect project (DART) currently under study and development.
机译:提出了一种用于可伸缩多处理器系统的互连网络(ICN)的设计。树状网络(在可伸缩的分层单向网络拓扑中称为SHUNT)经过组织,因此不仅可以在宽度(通过使用位切片)上进行缩放,而且可以在端口数和数据传输速度上进行缩放。该网络由三种自定义芯片类型组成:集群控制器,交叉开关和网络接口。讨论了第一个原型芯片在2微米CMOS中的实现,并给出了用于GaAs实现的详细电路仿真的结果。该网络具有容错能力,能够检测和纠正所有单位传输错误。此外,它可以检测故障并重新配置以解决控制器,端口接口或用户处理器中的问题。该网络是目前正在研究和开发中的实验性去耦计算机架构师项目(DART)的一部分。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号