首页> 外文期刊>Signal processing >A parallel Viterbi decoder for block cyclic and convolution codes
【24h】

A parallel Viterbi decoder for block cyclic and convolution codes

机译:用于块循环码和卷积码的并行Viterbi解码器

获取原文
获取原文并翻译 | 示例

摘要

We present a parallel version of Viterbi's decoding procedure, for which we are able to demonstrate that the resultant task graph has restricted complexity in that the number of communications to or from any processor cannot exceed four for BCH codes. The resulting algorithm works in lock step making it suitable for implementation on a systolic processor array, which we have implemented on a field programmable gate array and have demonstrated the perfect scaling of the algorithm for two exemplar BCH codes. The parallelisation strategy is applicable to all cyclic codes and convolution codes. We also present a novel method for generating the state transition diagrams for these codes. (C) 2005 Elsevier B.V. All rights reserved.
机译:我们提出了维特比解码程序的并行版本,对此我们能够证明,所产生的任务图具有局限性,因为对于BCH码,与任何处理器之间的通信数量不能超过4。最终的算法以锁定步骤工作,使其适合在脉动处理器阵列上实现,我们已在现场可编程门阵列上实现了该算法,并演示了该算法对两个示例BCH码的完美缩放。并行化策略适用于所有循环码和卷积码。我们还提出了一种新颖的方法来生成这些代码的状态转换图。 (C)2005 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号