首页> 外文期刊>Scientific programming >A Hybrid Scheme Based on Pipelining and Multitasking in Mobile Application Processors for Advanced Video Coding
【24h】

A Hybrid Scheme Based on Pipelining and Multitasking in Mobile Application Processors for Advanced Video Coding

机译:移动应用处理器中基于流水线和多任务的混合方案,用于高级视频编码

获取原文
获取原文并翻译 | 示例
       

摘要

One of the key requirements for mobile devices is to provide high-performance computing at lower power consumption. The processors used in these devices provide specific hardware resources to handle computationally intensive video processing and interactive graphical applications. Moreover, processors designed for low-power applications may introduce limitations on the availability and usage of resources, which present additional challenges to the system designers. Owing to the specific design of the JZ47x series of mobile application processors, a hybrid software-hardware implementation scheme for H.264/AVC encoder is proposed in this work. The proposed scheme distributes the encoding tasks among hardware and software modules. A series of optimization techniques are developed to speed up the memory access and data transferring among memories. Moreover, an efficient data reusage design is proposed for the deblock filter video processing unit to reduce the memory accesses. Furthermore, fine grained macroblock (MB) level parallelism is effectively exploited and a pipelined approach is proposed for efficient utilization of hardware processing cores. Finally, based on parallelism in the proposed design, encoding tasks are distributed between two processing cores. Experiments show that the hybrid encoder is 12 times faster than a highly optimized sequential encoder due to proposed techniques.
机译:移动设备的关键要求之一是以较低的功耗提供高性能的计算。这些设备中使用的处理器提供特定的硬件资源,以处理计算密集型视频处理和交互式图形应用程序。此外,为低功耗应用而设计的处理器可能会对资源的可用性和使用造成限制,这给系统设计人员带来了额外的挑战。针对JZ47x系列移动应用处理器的特殊设计,本文提出了一种针对H.264 / AVC编码器的混合软件-硬件实现方案。所提出的方案在硬件和软件模块之间分配编码任务。开发了一系列优化技术来加速存储器之间的存储器访问和数据传输。此外,为解块滤波器视频处理单元提出了一种有效的数据重用设计,以减少存储器访问。此外,有效利用了细粒度宏块(MB)级别的并行性,并提出了一种流水线方法来有效利用硬件处理核心。最后,基于提出的设计中的并行性,编码任务分配在两个处理核心之间。实验表明,由于提出了技术,混合编码器比高度优化的顺序编码器快12倍。

著录项

  • 来源
    《Scientific programming》 |2015年第2015期|197843.1-197843.16|共16页
  • 作者单位

    Mohammad Ali Jinnah Univ, Islamabad, Pakistan;

    Mohammad Ali Jinnah Univ, Islamabad, Pakistan;

    Streaming Networks Pvt Ltd, Islamabad, Pakistan;

    Mohammad Ali Jinnah Univ, Karachi, Pakistan;

    Mohammad Ali Jinnah Univ, Islamabad, Pakistan;

  • 收录信息 美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号