首页> 外文期刊>Quality Control, Transactions >Systematic Design Methodology of Broadband Doherty Amplifier Using Unified Matching/Combining Networks With an Application to GaN MMIC Design
【24h】

Systematic Design Methodology of Broadband Doherty Amplifier Using Unified Matching/Combining Networks With an Application to GaN MMIC Design

机译:宽带Doherty放大器使用统一匹配/结合网络的系统设计方法与GaN MMIC设计的应用

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents a new design methodology for broadband Doherty architecture using the three-port input and output networks technique. The proposed topology was developed to overcome the Doherty power amplifier (DPA) bandwidth limitations. The output three-port network performs the impedance matching from any load impedance to the optimum loads for both main and peaking transistors and also combines the power delivered from the two devices at any power ratio. On the other hand, the input-splitting network is proposed for matching the input impedances of the two transistors to the source impedance. The freedom in choosing the power division ratio of the input network enables us to achieve a tradeoff between efficiency and linearity. Also, it provides a way to accomplish the phase compensation using an arbitrary phase difference between the two branches of the Doherty power amplifier and thus, helps obviate the need of the highly bandwidth limiting offset lines found in the Doherty design. A two-stage broadband Doherty power amplifier is implemented using 0.25-um GaN HEMT MMIC process to validate the proposed topology. The fabricated DPA was measured under both continuous wave (CW) and modulated signal at different operating frequencies. Across 3.3–3.7 GHz, the implemented DPA delivers a maximum output power exceeding 42 dBm, power added efficiency (PAE) over 52 % at the peak power and over 38 % in the back-off state over the operating 400 MHz bandwidth. The fully integrated circuit has a chip-size of 4.4 mm $imes,,3.5$ mm.
机译:本文介绍了使用三端口输入和输出网络技术的宽带Doherty架构的新设计方法。建议的拓扑结构是为了克服Doherty功率放大器(DPA)带宽限制。输出三端口网络从任何负载阻抗执行到主和峰值晶体管的最佳负载的阻抗,并且还以任何功率比相结合从两个设备传送的功率。另一方面,提出了输入分割网络,用于将两个晶体管的输入阻抗匹配到源阻抗。选择输入网络的电力分割比的自由使我们能够在效率和线性之间实现折衷。此外,它提供了使用Doherty功率放大器的两个分支之间的任意相位差来完成相位补偿的方法,从而有助于避免在多晶设计中发现的高带宽限制偏移线的需要。使用0.25-UM GaN HEMT MMIC进程实现了两级宽带Doherty功率放大器来验证所提出的拓扑。在不同的操作频率下在连续波(CW)和调制信号中测量制造的DPA。跨越3.3-3.7 GHz,实施的DPA可提供超过42 dBm的最大输出功率,功率添加效率(PAE)在峰值功率下超过52%,在操作400 MHz带宽上的后退状态下超过38%。完全集成电路的芯片大小为4.4 mm $ Times ,,3.5 $ MM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号