首页> 外文期刊>Parallel Computing >Performance evaluation of SNAIL: A multiprocessor based on the simple serial synchronized multistage interconnection network architecture
【24h】

Performance evaluation of SNAIL: A multiprocessor based on the simple serial synchronized multistage interconnection network architecture

机译:SNAIL的性能评估:基于简单串行同步多级互连网络体系结构的多处理器

获取原文
获取原文并翻译 | 示例

摘要

Simple Serial Synchronized (SSS)-Multistage Interconnection Network (MIN) is a novel MIN architecture for connecting processors and memory modules in multiprocessors. Syn- chronized bit-serial communication simplifies the structure/control, and also solves the pin-limitation problem. Here, design, implementation, and evaluation of a multiprocessor prototype called the SNAIL with the SSS-MIN are presented. The heart of SNAIL is a pro- totype 1 μm CMOS SSS-MIN gate array chip which exchanges packets from 16 inputs at a 50 MHz clock speed. The message combining is implemented with only a 20/100 increase in hardware. From empirical evaluation with some application programs, it appears that the latency and synchronization overhead of the SSS-MIN are tolerable, and the bandwidth of the SSS-MIN is sufficient.
机译:简单串行同步(SSS)-多级互连网络(MIN)是一种新颖的MIN体系结构,用于连接多处理器中的处理器和内存模块。同步的位串行通信简化了结构/控制,还解决了引脚限制问题。在此,介绍了具有SSS-MIN的称为SNAIL的多处理器原型的设计,实现和评估。 SNAIL的核心是原型1μmCMOS SSS-MIN门阵列芯片,它以50 MHz的时钟速度交换来自16个输入的数据包。消息组合仅在硬件增加20/100的情况下实现。通过对一些应用程序的经验评估,可以看出SSS-MIN的等待时间和同步开销是可以容忍的,并且SSS-MIN的带宽足够。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号