首页> 外文期刊>Parallel Computing >Performance analysis challenges and framework for high-performance reconfigurable computing
【24h】

Performance analysis challenges and framework for high-performance reconfigurable computing

机译:高性能可重构计算的性能分析挑战和框架

获取原文
获取原文并翻译 | 示例

摘要

Reconfigurable computing (RC) applications employing both microprocessors and FPGAs have potential for large speedup when compared with traditional (software) parallel applications. However, this potential is marred by the additional complexity of these dual-paradigm systems, making it difficult to identify performance bottlenecks and achieve desired performance. Performance analysis concepts and tools are well researched and widely available for traditional parallel applications but are lacking in RC, despite being of great importance due to the applications' increased complexity. In this paper, we explore challenges and present new techniques in automated instrumentation, runtime measurement, and visualization of RC application behavior. We also present ideas for integration with conventional performance analysis tools to create a unified tool for RC applications as well as our initial framework for FPGA instrumentation and measurement. Results from a case study are provided using a prototype of this new tool.
机译:与传统的(软件)并行应用程序相比,同时使用微处理器和FPGA的可重配置计算(RC)应用程序具有巨大的加速潜力。但是,这种双重范式系统的额外复杂性损害了这种潜力,因此很难识别性能瓶颈并无法获得所需的性能。性能分析的概念和工具已经过深入研究,可用于传统的并行应用程序,但由于应用程序的复杂性而变得极为重要,因此在RC中却缺乏。在本文中,我们探讨了挑战,并提出了自动化仪表,运行时测量和RC应用程序行为的可视化方面的新技术。我们还提出了与常规性能分析工具集成的思想,以创建用于RC应用的统一工具,以及用于FPGA仪器和测量的初始框架。使用此新工具的原型提供了案例研究的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号