机译:固定延迟的片上互连,用于硬件尖峰神经网络架构
Bio-Inspired Electronics and Reconfigurable Computing, National University of Ireland, Calway, Ireland;
Bio-Inspired Electronics and Reconfigurable Computing, National University of Ireland, Calway, Ireland;
Computer Architecture for Embedded Systems, University of Twente, Enschede, The Netherlands;
Computer Architecture for Embedded Systems, University of Twente, Enschede, The Netherlands;
Computer Architecture for Embedded Systems, University of Twente, Enschede, The Netherlands;
Bio-Inspired Electronics and Reconfigurable Computing, National University of Ireland, Calway, Ireland;
Bio-Inspired Electronics and Reconfigurable Computing, National University of Ireland, Calway, Ireland;
Intelligent Systems Research Centre, University of Ulster, Derry, UK;
Intelligent Systems Research Centre, University of Ulster, Derry, UK;
Network on Chip (NoC); Spiking Neural Networks (SNN); Synaptic connectivity; Latency jitter;
机译:通过使用流量感知的自适应片上网络路由器提高互连密度,以增强神经网络硬件的实现
机译:紧凑型嵌入式硬件尖刺神经网络的模块化神经瓦片架构
机译:分层瓦片架构可实现高效的硬件尖峰神经网络
机译:用于尖峰神经网络硬件实现的多环片上互连架构
机译:使用等待时间插入方法对不规则芯片上配电网络中的电源噪声进行瞬态仿真,并对以频带有限的数据为特征并由任意端接终止的互连进行因果瞬态仿真。
机译:硬件互联神经网络的低成本互连架构
机译:固定延迟的片上互连,用于硬件尖峰神经网络架构